# Plastic Medium-Power Complementary Silicon Transistors # TIP110, TIP111, TIP112 (NPN); TIP115, TIP116, TIP117 (PNP) Designed for general-purpose amplifier and low-speed switching applications. ### **Features** • High DC Current Gain - • Collector-Emitter Sustaining Voltage - @ 30 mAdc • Low Collector-Emitter Saturation Voltage - $$V_{CE(sat)} = 2.5 \text{ Vdc (Max)} @ I_{C}$$ = 2.0 Adc - Monolithic Construction with Built-in Base-Emitter Shunt Resistors - Pb-Free Packages are Available\*- TO-220AB CASE 221A STYLE 1 # DARLINGTON 2 AMPERE COMPLEMENTARY SILICON POWER TRANSISTORS 60-80-100 VOLTS, 50 WATTS #### MARKING DIAGRAM TIP11x = Device Code x = 0, 1, 2, 5, 6, or 7 A = Assembly Location Y = Year WW = Work Week G = Pb-Free Package ### **ORDERING INFORMATION** See detailed ordering and shipping information on page 8 of this data sheet. NOTE: Some of the devices on this data sheet have been **DISCONTINUED**. Please refer to the table on page 8. 1 <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the **onsemi** Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ### **MAXIMUM RATINGS** | Symbol | Rating | TIP110,<br>TIP115 | TIP111,<br>TIP116 | TIP112,<br>TIP117 | Unit | |-----------------------------------|----------------------------------------------------------------------|-------------------|-------------------|-------------------|------| | V <sub>CEO</sub> | Collector-Emitter Voltage | 60 | 80 | 100 | Vdc | | $V_{CB}$ | Collector-Base Voltage | 60 | 60 80 100 | | Vdc | | $V_{EB}$ | Emitter-Base Voltage | | 5.0 | | Vdc | | I <sub>C</sub> | Collector Current - Continuous<br>- Peak | | 2.0<br>4.0 | | Adc | | Ι <sub>Β</sub> | Base Current | 50 | | mAdc | | | $P_{D}$ | Total Power Dissipation @ T <sub>C</sub> = 25°C Derate above 25°C | 50<br>0.4 | | W<br>W/°C | | | $P_{D}$ | Total Power Dissipation @ T <sub>A</sub> = 25°C<br>Derate above 25°C | 2.0<br>0.016 | | W<br>W/°C | | | E | Unclamped Inductive Load Energy - Figure 13 | 25 | | mJ | | | T <sub>J</sub> , T <sub>stg</sub> | Operating and Storage Junction | −65 to +150 | | °C | | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. ### THERMAL CHARACTERISTICS | Syr | mbol | Characteristics | Max | Unit | |-----|------------------|-----------------------------------------|------|------| | R | R <sub>θJC</sub> | Thermal Resistance, Junction-to-Case | 2.5 | °C/W | | R | $R_{ heta JA}$ | Thermal Resistance, Junction-to-Ambient | 62.5 | °C/W | ## **ELECTRICAL CHARACTERISTICS** (T<sub>C</sub> = 25°C unless otherwise noted) | Symbol | Characteristic | | | Max | Unit | | | |-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-----------------|-------------------|------|--|--| | OFF CHARACTERISTICS | | | | | | | | | V <sub>CEO(sus)</sub> | Collector–Emitter Sustaining Voltage (Note 1) (I <sub>C</sub> = 30 mAdc, I <sub>B</sub> = 0) | TIP110, TIP115<br>TIP111, TIP116<br>TIP112, TIP117 | 60<br>80<br>100 | | Vdc | | | | I <sub>CEO</sub> | Collector Cutoff Current $ (V_{CE} = 30 \text{ Vdc}, I_B = 0) $ $ (V_{CE} = 40 \text{ Vdc}, I_B = 0) $ $ (V_{CE} = 50 \text{ Vdc}, I_B = 0) $ | TIP110, TIP115<br>TIP111, TIP116<br>TIP112 ,TIP117 | -<br>-<br>- | 2.0<br>2.0<br>2.0 | mAdc | | | | I <sub>CBO</sub> | Collector Cutoff Current | TIP110, TIP115<br>TIP111, TIP116<br>TIP112, TIP117 | -<br>-<br>- | 1.0<br>1.0<br>1.0 | mAdc | | | | I <sub>EBO</sub> | Emitter Cutoff Current (V <sub>BE</sub> = 5.0 Vdc, I <sub>C</sub> = 0) | - | 2.0 | mAdc | | | | | ON CHARACT | ERISTICS (Note 1) | | | | | | | | h <sub>FE</sub> | DC Current Gain ( $I_C = 1.0 \text{ Adc}$ , $V_{CE} = 4.0 \text{ Vdc}$ ) ( $I_C = 2.0 \text{ Adc}$ , $V_{CE} = 4.0 \text{ Vdc}$ ) | | 1000<br>500 | - | - | | | | V <sub>CE(sat)</sub> | Collector-Emitter Saturation Voltage (I <sub>C</sub> = 2.0 Adc, I <sub>E</sub> | - | 2.5 | Vdc | | | | | V <sub>BE(on)</sub> | Base–Emitter On Voltage (I <sub>C</sub> = 2.0 Adc, V <sub>CE</sub> = 4.0 Vdc) | | | 2.8 | Vdc | | | | | RACTERISTICS | | | | | | | | h <sub>fe</sub> | Small-Signal Current Gain (I <sub>C</sub> = 0.75 Adc, V <sub>CE</sub> = 10 Vdc, f = 1.0 MHz) | | | _ | - | | | | C <sub>ob</sub> | Output Capacitance<br>(V <sub>CB</sub> = 10 Vdc, I <sub>E</sub> = 0, f = 0.1 MHz) | TIP115, TIP116, TIP117<br>TIP110, TIP111, TIP112 | -<br>- | 200<br>100 | pF | | | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 1. Pulse Test: Pulse Width $\leq$ 300 $\mu$ s, Duty Cycle $\leq$ 2%. Figure 1. Darlington Circuit Schematic Figure 2. Power Derating Figure 3. Switching Times Test Circuit Figure 4. Switching Times Figure 5. Thermal Response ### **ACTIVE-REGION SAFE-OPERATING AREA** Figure 6. TIP115, 116, 117 4.0 2.0 T<sub>J</sub> = 150°C 1.0 T<sub>J</sub> = 150°C CURVES APPLY BELOW RATED V<sub>CEO</sub> TIP110 V<sub>CE</sub>, COLLECTOR-EMITTER VOLTAGE (VOLTS) Figure 7. TIP110, 111, 112 There are two limitations on the power handling ability of a transistor: average junction temperature and second breakdown. Safe operating area curves indicate $I_C - V_{CE}$ limits of the transistor that must be observed for reliable operation; i.e., the transistor must not be subjected to greater dissipation than the curves indicate. The data of Figures 6 and 7 is based on $T_{J(pk)} = 150^{\circ}\mathrm{C}$ ; $T_{C}$ is variable depending on conditions. Second breakdown pulse limits are valid for duty cycles to 10% provided $T_{J(pk)} < 150^{\circ}\mathrm{C}$ . $T_{J(pk)}$ may be calculated from the data in Figure 5. At high case temperatures, thermal limitations will reduce the power that can be handled to values less than the limitations imposed by second breakdown. Figure 8. Capacitance Figure 9. DC Current Gain Figure 10. Collector Saturation Region Figure 11. "On" Voltages Figure 12. Temperature Coefficients Figure 13. Collector Cut-Off Region #### **TEST CIRCUIT** reverse all polarity and use MJE224 driver. ## **VOLTAGE AND CURRENT WAVEFORMS** Figure 14. Inductive Load Switching ## **ORDERING INFORMATION** | Device | Package | Shipping | |---------|---------------------|-----------------| | TIP110G | TO-220<br>(Pb-Free) | 50 Units / Rail | | TIP111G | TO-220<br>(Pb-Free) | 50 Units / Rail | | TIP112G | TO-220<br>(Pb-Free) | 50 Units / Rail | | TIP115G | TO-220<br>(Pb-Free) | 50 Units / Rail | | TIP117G | TO-220<br>(Pb-Free) | 50 Units / Rail | ## **DISCONTINUED** (Note 2) | TIP110 | TO-220 | 50 Units / Rail | |---------|---------------------|-----------------| | TIP111 | TO-220 | 50 Units / Rail | | TIP112 | TO-220 | 50 Units / Rail | | TIP115 | TO-220 | 50 Units / Rail | | TIP116 | TO-220 | 50 Units / Rail | | TIP117 | TO-220 | 50 Units / Rail | | TIP116G | TO-220<br>(Pb-Free) | 50 Units / Rail | DISCONTINUED: These devices are not recommended for new design. Please contact your onsemi representative for information. The most current information on these devices may be available on <a href="https://www.onsemi.com">www.onsemi.com</a>. **DATE 13 JAN 2022** #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 2009. - 2. CONTROLLING DIMENSION: INCHES - 3. DIMENSION Z DEFINES A ZONE WHERE ALL BODY AND LEAD IRREGULARITIES ARE ALLOWED. #### 4. MAX WIDTH FOR F102 DEVICE = 1.35MM | | INCHES | | MILLIMETERS | | |-----|--------|-------|-------------|-------| | DIM | MIN. | MAX. | MIN. | MAX. | | Α | 0.570 | 0.620 | 14.48 | 15.75 | | В | 0.380 | 0.415 | 9.66 | 10.53 | | С | 0.160 | 0.190 | 4.07 | 4.83 | | D | 0.025 | 0.038 | 0.64 | 0.96 | | F | 0.142 | 0.161 | 3.60 | 4.09 | | G | 0.095 | 0.105 | 2.42 | 2.66 | | Н | 0.110 | 0.161 | 2.80 | 4.10 | | J | 0.014 | 0.024 | 0.36 | 0.61 | | К | 0.500 | 0.562 | 12.70 | 14.27 | | L | 0.045 | 0.060 | 1.15 | 1.52 | | N | 0.190 | 0.210 | 4.83 | 5.33 | | Q | 0.100 | 0.120 | 2.54 | 3.04 | | R | 0.080 | 0.110 | 2.04 | 2.79 | | S | 0.045 | 0.055 | 1.15 | 1.41 | | Т | 0.235 | 0.255 | 5.97 | 6.47 | | U | 0.000 | 0.050 | 0.00 | 1.27 | | V | 0.045 | | 1.15 | | | Z | | 0.080 | | 2.04 | | STYLE 1:<br>PIN 1.<br>2.<br>3.<br>4. | COLLECTOR<br>EMITTER | STYLE 2:<br>PIN 1.<br>2.<br>3.<br>4. | EMITTER<br>COLLECTOR | STYLE 3:<br>PIN 1.<br>2.<br>3.<br>4. | ANODE | 3. | MAIN TERMINAL 1<br>MAIN TERMINAL 2<br>GATE<br>MAIN TERMINAL 2 | |--------------------------------------|----------------------------------|---------------------------------------|----------------------|---------------------------------------|-------|--------------------------------------|---------------------------------------------------------------| | | GATE<br>DRAIN<br>SOURCE<br>DRAIN | STYLE 6:<br>PIN 1.<br>2.<br>3.<br>4. | CATHODE<br>ANODE | STYLE 7:<br>PIN 1.<br>2.<br>3.<br>4. | ANODE | 2.<br>3. | CATHODE<br>ANODE<br>EXTERNAL TRIP/DELA'<br>ANODE | | STYLE 9:<br>PIN 1.<br>2.<br>3.<br>4. | | STYLE 10:<br>PIN 1.<br>2.<br>3.<br>4. | GATE | STYLE 11:<br>PIN 1.<br>2.<br>3.<br>4. | DRAIN | STYLE 12<br>PIN 1.<br>2.<br>3.<br>4. | MAIN TERMINAL 1<br>MAIN TERMINAL 2 | | DOCUMENT NUMBER: 98ASB42148B | | Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | |------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--| | DESCRIPTION: | TO-220 | | PAGE 1 OF 1 | | | onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales