# **MOSFET** – Power, N-Channel ## 100 V, 2.5 m $\Omega$ ## **NVCR4LS2D5N10MCA** #### **Features** - Typical $R_{DS(on)} = 1.9 \text{ m}\Omega$ at $V_{GS} = 10 \text{ V}$ - Typical $Q_{g(tot)} = 73 \text{ nC}$ at $V_{GS} = 10 \text{ V}$ - AEC-Q101 Qualified - RoHS Compliant ## DIMENSION (µm) | Die Size | 5080 × 3683 | |--------------------|-----------------------| | Die Size (Sawn) | 5060 ±15 × 3663 ±15 | | Source Attach Area | (4448.9 × 1639.6) × 2 | | Gate Attach Area | 390 × 540 | | Die Thickness | 101.6 ±19.1 | Gate and Source: AlSiCu Drain: Ti-NiV-Ag (back side of die) Passivation: Polyimide Wafer Diameter: 8 inch Wafer Sawn on UV Tape Bad Dice Identified in Inking Gross Die Counts: 1325 The Chip is 100% Probed to Meet the Conditions and Limits Specified at $T_J$ = 25°C. #### **ORDERING INFORMATION** | Device | Package | | |------------------|--------------|--| | NVCR4LS2D5N10MCA | Wafer | | | | Sawn on Foil | | #### RECOMMENDED STORAGE CONDITIONS | Temperature | 22 to 28°C | |-------------|------------| | RH | 40 to 66% | | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----------------------|--------------------------------------------------|---------------------------------------------------|-----|-----|------|------| | BV <sub>DSS</sub> | Drain to Source Breakdown Voltage | $I_D = 250 \mu A, V_{GS} = 0 V$ | 100 | - | - | V | | I <sub>DSS</sub> | Drain to Source Leakage Current | V <sub>DS</sub> = 100 V, V <sub>GS</sub> = 0 V | _ | - | 1 | μΑ | | I <sub>GSS</sub> | Gate to Source Leakage Current | $V_{GS} = \pm 20 \text{ V}, V_{DS} = 0 \text{ V}$ | _ | - | ±100 | nA | | V <sub>GS(th)</sub> | Gate to Source Threshold Voltage | $V_{GS} = V_{DS}, I_D = 250 \mu A$ | 2.0 | - | 4.0 | V | | *R <sub>DS(on)</sub> | Bare Die Drain to Source On Resistance | I <sub>D</sub> = 5 A, V <sub>GS</sub> = 10 V | _ | 1.9 | 2.5 | mΩ | | V <sub>SD</sub> | Source to Drain Diode Voltage | I <sub>SD</sub> = 5 A, V <sub>GS</sub> = 0 V | _ | - | 1.2 | V | | E <sub>AS</sub> | Single Pulse Drain-to-Source<br>Avalanche Energy | L = 50 μH, I <sub>AS</sub> = 80 A | 160 | ı | - | mJ | <sup>\*</sup>Accurate R<sub>DS(on)</sub> test at die level is not feasible for this thin die as limited by the test contact precision attainable in a die form. The max R<sub>DS(on)</sub> specification is defined from the historical performance of the die in package but is not guaranteed by test in production. The die R<sub>DS(on)</sub> performance depends on the Source wire/ribbon bonding layout. #### MOSFET MAXIMUM RATINGS in Reference to the FDBL86063-F085 electrical data in TOLL (T<sub>J</sub> = 25°C unless otherwise noted) | Symbol | Parameter | Ratings | Unit | |-----------------------------------|---------------------------------------------------------------------------------------------------|-------------|------| | V <sub>DSS</sub> | Drain to Source Voltage | 100 | V | | $V_{GS}$ | Gate to Source Voltage | ±20 | V | | I <sub>D</sub> | Continuous Drain Current $R_{\theta JC}$ ( $V_{GS}$ = 10) (Note 1) $T_{C}$ = 25°C $T_{C}$ = 100°C | 252<br>178 | Α | | E <sub>AS</sub> | Single Pulse Avalanche Energy (Note 2) | 160 | mJ | | P <sub>D</sub> | Power Dissipation R <sub>0JC</sub> | 357 | W | | | Derate Above 25°C | 2.38 | W/°C | | T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Temperature | -55 to +175 | °C | | $R_{ heta JC}$ | Thermal Resistance, Junction to Case | 0.42 | °C/W | | $R_{ heta JA}$ | Maximum Thermal Resistance, Junction to Ambient (Note 3) | 43 | °C/W | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - 1. Current is limited by silicon. - 2. Starting $T_J = 25^{\circ}C$ , $L = 50 \,\mu\text{H}$ , $I_{AS} = 80 \,\text{A}$ , $V_{DD} = 100 \,\text{V}$ during inductor charging and $V_{DD} = 0 \,\text{V}$ during time in avalanche. 3. $R_{\theta JA}$ is the sum of the junction–to–case and case–to–ambient thermal resistance, where the case thermal reference is defined as the solder mounting surface of the drain pins. $R_{\theta JC}$ is guaranteed by design, while $R_{\theta JA}$ is determined by the board design. The maximum rating presented here is based on mounting on a 1 in<sup>2</sup> pad of 2oz copper. ## ELECTRICAL CHARACTERISTICS in Reference to the FDBL86063-F085 electrical data in TOLL $(T_J = 25^{\circ}C \text{ unless otherwise noted})$ | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |---------------------|-----------------------------------|---------------------------------------------------------------------------------|------|------|------|------| | OFF CHARAC | CTERISTICS | | • | | | | | BV <sub>DSS</sub> | Drain to Source Breakdown Voltage | $I_D = 250 \mu A, V_{GS} = 0 V$ | 100 | _ | - | V | | I <sub>DSS</sub> | Drain to Source Leakage Current | V <sub>DS</sub> = 100 V,<br>V <sub>GS</sub> = 0 V | - | - | 1 | μΑ | | I <sub>GSS</sub> | Gate to Source Leakage Current | V <sub>GS</sub> = ±20 V | - | _ | ±100 | nA | | ON CHARAC | TERISTICS | | | | | | | V <sub>GS(th)</sub> | Gate to Source Threshold Voltage | $V_{GS} = V_{DS}, I_D = 250 \mu A$ | 2.0 | _ | 4.0 | V | | R <sub>DS(on)</sub> | Drain to Source on Resistance | I <sub>D</sub> = 80 A, T <sub>J</sub> = 25°C | - | 2.0 | 2.6 | mΩ | | | | $V_{GS} = 10 \text{ V}$ $T_{J} = 175^{\circ}\text{C (Note 4)}$ | - | 4.2 | 5.6 | mΩ | | DYNAMIC CH | IARACTERISTICS | | | | | | | C <sub>iss</sub> | Input Capacitance | V <sub>DS</sub> = 50 V, V <sub>GS</sub> = 0 V, f = 1 MHz | - | 5120 | - | pF | | C <sub>oss</sub> | Output Capacitance | | - | 3220 | - | pF | | C <sub>rss</sub> | Reverse Transfer Capacitance | | - | 32 | _ | pF | | R <sub>g</sub> | Gate Resistance | f = 1 MHz | - | 0.4 | _ | Ω | | $Q_{g(ToT)}$ | Total Gate Charge | $V_{GS} = 0$ to 10 V, $V_{DD} = 50$ V, $I_D = 80$ A | - | 73 | - | nC | | Q <sub>g(th)</sub> | Threshold Gate Charge | $V_{GS} = 0 \text{ to } 2 \text{ V}, V_{DD} = 50 \text{ V}, I_D = 80 \text{ A}$ | - | 9 | - | nC | | Q <sub>gs</sub> | Gate to Source Gate Charge | V <sub>DD</sub> = 50 V, I <sub>D</sub> = 80 A | - | 22 | - | nC | | $Q_{qd}$ | Gate to Drain "Miller" Charge | | - | 17 | _ | nC | | SWITCHING ( | CHARACTERISTICS | | | | | | | t <sub>d(on)</sub> | Turn-On Delay | $V_{DD} = 50 \text{ V}, I_D = 80 \text{ A},$ | - | 25 | - | ns | | t <sub>r</sub> | Rise Time | $V_{GS}$ = 10 V, $R_{GEN}$ = 6 $\Omega$ | - | 16 | - | ns | | t <sub>d(off)</sub> | Turn-Off Delay | 1 | - | 32 | - | ns | | t <sub>f</sub> | Fall Time | 1 | - | 8 | - | ns | | DRAIN-SOUP | RCE DIODE CHARACTERISTIC | • | - | | - | | | V <sub>SD</sub> | Source to Drain Diode Voltage | I <sub>SD</sub> = 80 A, V <sub>GS</sub> = 0 V | - | _ | 1.25 | V | | | | I <sub>SD</sub> = 40 A, V <sub>GS</sub> = 0 V | - | _ | 1.2 | V | | t <sub>rr</sub> | Reverse Recovery Time | $I_F = 80 \text{ A}, dI_{SD}/dt = 100 \text{ A/}\mu\text{s},$ | - | 107 | - | ns | | Q <sub>rr</sub> | Reverse Recovery Charge | V <sub>DD</sub> = 64 V | _ | 175 | _ | nC | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. <sup>4.</sup> The maximum value is specified by design at T<sub>J</sub> = 175°C. Product is not tested to this condition in production. ### **TYPICAL CHARACTERISTICS** Figure 1. Normalized Power Dissipation vs. Case Temperature Figure 2. Maximum Continuous Drain Current vs. Case Temperature Figure 3. Normalized Maximum Transient Thermal Impedance Figure 4. Peak Current Capability #### TYPICAL CHARACTERISTICS (continued) Figure 5. Forward Bias Safe Operating Area Figure 7. Transfer Characteristics Figure 9. Saturation Characteristics NOTE: Refer to onsemi Application Notes AN7514 and AN7515 Figure 6. Unclamped Inductive Switching Capability Figure 8. Forward Diode Characteristics Figure 10. Saturation Characteristics ### TYPICAL CHARACTERISTICS (continued) Figure 11. R<sub>DSON</sub> vs. Gate Voltage Figure 13. Normalized Gate Threshold Voltage vs. Temperature Figure 15. Capacitance vs. Drain to Source Voltage Figure 12. Normalized R<sub>DSON</sub> vs. Junction Temperature Figure 14. Normalized Drain to Source Breakdown Voltage vs. Junction Temperature Figure 16. Gate Charge vs. Gate to Source Voltage onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales