

# Self Protected Very Low Iq High Side Driver with Analog Current Sense

## NCV84120

The NCV84120 is a fully protected single channel high side driver that can be used to switch a wide variety of loads, such as bulbs, solenoids, and other actuators. The device incorporates advanced protection features such as active inrush current management, over–temperature shutdown with automatic restart and an overvoltage active clamp. A dedicated Current Sense pin provides precision analog current monitoring of the output as well as fault indication of short to  $V_D$ , short circuit to ground and OFF state open load detection. An active high Current Sense Enable pin allows all diagnostic and current sense features to be enabled.

#### **Features**

- Short Circuit Protection with Inrush Current Management
- CMOS (3 V / 5 V) Compatible Control Input
- Very Low Standby Current
- Very Low Current Sense Leakage
- Proportional Load Current Sense
- Current Sense Enable
- Off State Open Load Detection
- Output Short to V<sub>D</sub> Detection
- Overload and Short to Ground Indication
- Thermal Shutdown with Automatic Restart
- Undervoltage Shutdown
- Integrated Clamp for Inductive Switching
- Loss of Ground and Loss of V<sub>D</sub> Protection
- ESD Protection
- Reverse Battery Protection
- AEC-Q100 Qualified
- This is a Pb-Free Device

### **Typical Applications**

- Switch a Variety of Resistive, Inductive and Capacitive Loads
- Can Replace Electromechanical Relays and Discrete Circuits
- Automotive / Industrial

### **FEATURE SUMMARY**

| Max Supply Voltage                                | $V_D$               | 41      | V  |
|---------------------------------------------------|---------------------|---------|----|
| Operating Voltage Range                           | V <sub>D</sub>      | 4 to 28 | V  |
| R <sub>DSon</sub> (typical) T <sub>J</sub> = 25°C | R <sub>ON</sub>     | 120     | mΩ |
| Output Current Limit (typical)                    | I <sub>lim</sub>    | 18      | Α  |
| OFF-state Supply Current (max)                    | I <sub>D(off)</sub> | 0.5     | μΑ |



SOIC-8 CASE 751-07 STYLE 11

#### **MARKING DIAGRAM**



84120 = Specific Device Code A = Assembly Location

L = Wafer Lot Y = Year W = Work Week = Pb-Free Package

(Note: Microdot may be in either location)

### **PIN CONNECTIONS**



### **ORDERING INFORMATION**

| Device       | Package             | Shipping <sup>†</sup> |
|--------------|---------------------|-----------------------|
| NCV84120DR2G | SOIC-8<br>(Pb-Free) | 2500 / Tape &<br>Reel |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

### **BLOCK DIAGRAM & PIN CONFIGURATION**



Figure 1. Block Diagram

**Table 1. SO8 PACKAGE PIN DESCRIPTION** 

| Pin# | Symbol         | Description                 |
|------|----------------|-----------------------------|
| 1    | IN             | Logic Level Input           |
| 2    | CS_EN          | Current Sense Enable        |
| 3    | GND            | Ground                      |
| 4    | CS             | Analog Current Sense Output |
| 5    | V <sub>D</sub> | Supply Voltage              |
| 6    | OUT            | Output                      |
| 7    | OUT            | Output                      |
| 8    | $V_D$          | Supply Voltage              |



Figure 2. Voltage and Current Conventions

Table 2. Connection suggestions for unused and or unconnected pins

| Connection | Input                  | Output      | Current Sense                 | Current Sense Enable           |
|------------|------------------------|-------------|-------------------------------|--------------------------------|
| Floating   | Х                      | Х           | Not Allowed                   | X                              |
| To Ground  | Through 10 kΩ resistor | Not Allowed | Through 1 k $\Omega$ Resistor | Through 10 k $\Omega$ resistor |



Figure 3. Pin Configuration (Top View)

### **ELECTRICAL SPECIFICATIONS**

**Table 3. MAXIMUM RATINGS** 

| Rating                                                                                                                                                            | Symbol               | \                            | Unit                  |                                  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------------------------|-----------------------|----------------------------------|
| DC Supply Voltage                                                                                                                                                 | V <sub>D</sub>       | -0.3                         | 41                    | V                                |
| Max Transient Supply Voltage (Note 1)<br>Load Dump – Suppresses                                                                                                   | V <sub>PEAK</sub>    | -                            | 45                    | V                                |
| Input Voltage                                                                                                                                                     | V <sub>IN</sub>      | -10                          | 10                    | V                                |
| Input Current                                                                                                                                                     | I <sub>IN</sub>      | -5                           | 5                     | mA                               |
| Reverse Ground Pin Current                                                                                                                                        | I <sub>GND</sub>     | -                            | -200                  | mA                               |
| Output Current (Note 2)                                                                                                                                           | I <sub>OUT</sub>     | -6                           | Internally Limited    | Α                                |
| Reverse CS Current                                                                                                                                                | I <sub>CS</sub>      | -                            | -200                  | mA                               |
| CS Voltage                                                                                                                                                        | V <sub>CS</sub>      | V <sub>D</sub> – 41          | V <sub>D</sub>        | V                                |
| CS_EN Voltage                                                                                                                                                     | V <sub>CS_EN</sub>   | -10                          | 10                    | V                                |
| CS_EN Current                                                                                                                                                     | I <sub>CS_EN</sub>   | -5                           | 5                     | mA                               |
| Power Dissipation Tc = 25°C (Note 6)                                                                                                                              | P <sub>tot</sub>     |                              | 1.95                  | W                                |
| Electrostatic Discharge (Note 3) (HBM Model 100 pF / 1500 Ω) Input Current Sense Current Sense Enable Output V <sub>D</sub> Charged Device Model CDM-AEC-Q100-011 | V <sub>ESD</sub>     | 4<br>4<br>4<br>4<br>4<br>750 | -<br>-<br>-<br>-<br>- | DC<br>kV<br>kV<br>kV<br>kV<br>kV |
| Single Pulse Inductive Load Switching Energy (L = 5 mH, V <sub>D</sub> = 13.5 V, I <sub>L</sub> = 4 A, T <sub>Jstart</sub> = 150°C (Note 4)                       | E <sub>AS</sub>      | 56                           | -                     | mJ                               |
| Operating Junction Temperature                                                                                                                                    | TJ                   | -40                          | +150                  | °C                               |
| Storage Temperature                                                                                                                                               | T <sub>storage</sub> | -55                          | +150                  | °C                               |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 1. Load Dump Test B (with centralized load dump suppression) according to ISO16750–2 standard. Guaranteed by design. Not tested in production. Passed Class C (or A, B) according to ISO16750–1.
- 2. Reverse Output current has to be limited by the load to stay within absolute maximum ratings and thermal performance.
- 3. This device series incorporates ESD protection and is tested by the following methods:

ESD Human Body Model tested per AEC-Q100-002 (JS-001-2017)

Field Induced Charge Device Model ESD characterization is not performed on plastic molded packages with body sizes smaller than 2 x 2 mm due to the inability of a small package body to acquire and retain enough charge to meet the minimum CDM discharge current waveform characteristic defined in JEDEC JS-002-2018

4. Not subjected to production testing.

**Table 4. THERMAL RESISTANCE RATINGS** 

|          | Parameter                                                                                                  | Symbol                                                   | Max. Value       | Units |
|----------|------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|------------------|-------|
| Ji<br>Ji | ermal Resistance<br>unction-to-Lead (Note 5)<br>unction-to-Ambient (Note 5)<br>unction-to-Ambient (Note 6) | R <sub>θJL</sub><br>R <sub>θJA</sub><br>R <sub>θJA</sub> | 27.3<br>50<br>64 | °C/W  |

<sup>5. 645</sup> mm<sup>2</sup> pad size, mounted on four-layer 2s2p PCB – FR4, 2 oz. Cu thickness for top layer and 1 oz. Cu thickness for inner layers (planes not electrically connected)

6.  $2~\text{cm}^2$  pad size, mounted on single-layer 2s0p PCB - FR4, 2 oz. Cu thickness

# $\textbf{ELECTRICAL CHARACTERISTICS} \ (7 \ V \leq V_D \leq 28 \ V; \ -40^{\circ}C \leq T_J \leq 150^{\circ}C \ unless \ otherwise \ specified)$

Table 5. POWER

|                                     |                      |                                                                                                    | Value |     |     |      |
|-------------------------------------|----------------------|----------------------------------------------------------------------------------------------------|-------|-----|-----|------|
| Rating                              | Symbol               | Conditions                                                                                         | Min   | Тур | Max | Unit |
| Operating Supply Voltage            | V <sub>D</sub>       |                                                                                                    | 4     | -   | 28  | V    |
| Undervoltage Shutdown               | V <sub>UV</sub>      |                                                                                                    | -     | 3.5 | 4   | V    |
| Undervoltage Shutdown<br>Hysteresis | V <sub>UV_hyst</sub> |                                                                                                    | -     | 0.4 | _   | V    |
| On Resistance                       | R <sub>ON</sub>      | I <sub>OUT</sub> = 2 A, T <sub>J</sub> = 25°C                                                      | -     | 120 | -   | mΩ   |
|                                     |                      | I <sub>OUT</sub> = 2 A, T <sub>J</sub> = 150°C                                                     | -     | -   | 240 |      |
|                                     |                      | I <sub>OUT</sub> = 2 A, V <sub>D</sub> = 4.5 V, T <sub>J</sub> = 25°C                              | -     | -   | 180 |      |
| Supply Current (Note 7)             | I <sub>D</sub>       | OFF-state: V <sub>D</sub> = 13 V,<br>V <sub>IN</sub> = V <sub>OUT</sub> = 0 V, Tj = 25°C           | _     | 0.2 | 0.5 | μΑ   |
|                                     |                      | OFF-state: V <sub>D</sub> = 13 V,<br>V <sub>IN</sub> = V <sub>OUT</sub> = 0 V, Tj = 85°C (Note 8)  | -     | 0.2 | 0.5 | μΑ   |
|                                     |                      | OFF-state: V <sub>D</sub> = 13 V,<br>V <sub>IN</sub> = V <sub>OUT</sub> = 0 V, Tj = 125°C          | -     | -   | 3   | μΑ   |
|                                     |                      | ON-state: $V_D = 13 \text{ V}$ ,<br>$V_{\text{IN}} = 5 \text{ V}$ , $I_{\text{OUT}} = 0 \text{ A}$ | _     | 1.9 | 3.5 | mA   |
| On State Ground Current             | I <sub>GND(ON)</sub> | V <sub>D</sub> = 13 V, V <sub>CS_EN</sub> = 5 V<br>V <sub>IN</sub> = 5 V, I <sub>OUT</sub> = 1 A   | -     | -   | 6   | mA   |
| Output Leakage Current              | ΙL                   | V <sub>IN</sub> = V <sub>OUT</sub> = 0 V, V <sub>D</sub> = 13 V, Tj = 25°C                         | -     | -   | 0.5 | μΑ   |
|                                     |                      | V <sub>IN</sub> = V <sub>OUT</sub> = 0 V, V <sub>D</sub> = 13 V, Tj = 125°C                        | -     | _   | 3   | 1    |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

7. Includes PowerMOS leakage current.

8. Not subjected to production testing.

Table 6. LOGIC INPUTS (V  $_D$  = 13.5 V;  $-40^{\circ}C \leq T_J \leq 150^{\circ}C)$ 

| Rating                   | Symbol                | Conditions                 | Min | Тур | Max | Unit |
|--------------------------|-----------------------|----------------------------|-----|-----|-----|------|
| Input Voltage - Low      | V <sub>IN_low</sub>   |                            | -   | -   | 0.9 | V    |
| Input Current – Low      | I <sub>IN_low</sub>   | V <sub>IN</sub> = 0.9 V    | 1   | -   | -   | μΑ   |
| Input Voltage – High     | V <sub>IN_high</sub>  |                            | 2.1 | -   | -   | V    |
| Input Current – High     | I <sub>IN_high</sub>  | V <sub>IN</sub> = 2.2 V    | -   | -   | 10  | μΑ   |
| Input Hysteresis Voltage | V <sub>IN_hyst</sub>  |                            | _   | 0.2 | -   | V    |
| Input Clamp Voltage      | V <sub>IN_cl</sub>    | I <sub>IN</sub> = 1 mA     | 12  | 13  | 14  | V    |
|                          |                       | I <sub>IN</sub> = -1 mA    | -14 | -13 | -12 | 1    |
| CS_EN Voltage - Low      | V <sub>CSE_low</sub>  |                            | -   | -   | 0.9 | V    |
| CS_EN Current - Low      | I <sub>CSE_low</sub>  | V <sub>CS_EN</sub> = 0.9 V | 1   | -   | -   | μΑ   |
| CS_EN Voltage - High     | V <sub>CSE_high</sub> |                            | 2.1 | -   | -   | V    |
| CS_EN Current - High     | I <sub>CSE_high</sub> | V <sub>CS_EN</sub> = 2.2 V | _   | -   | 10  | μΑ   |
| CS_EN Hysteresis Voltage | V <sub>CSE_hyst</sub> |                            | -   | 0.2 | _   | V    |
| CS_EN Clamp Voltage      | V <sub>CSE_cl</sub>   | I <sub>CS_EN</sub> = 1 mA  | 12  | 13  | 14  | V    |
|                          |                       | I <sub>CS_EN</sub> = -1 mA | -14 | -13 | -12 | 1    |

Table 7. SWITCHING CHARACTERISTICS (Note 9) (VD = 13 V,  $-40^{\circ}C \le T_{J} \le 150^{\circ}C$ )

|                                                                                                             |                                      |                                                                      |     | Value |      |        |
|-------------------------------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------------------------------------|-----|-------|------|--------|
| Rating                                                                                                      | Symbol                               | Conditions                                                           | Min | Тур   | Max  | Unit   |
| Turn-On Delay Time                                                                                          | t <sub>d_on</sub>                    | $V_{IN}$ high to 20% $V_{OUT}$ , $R_L$ = 6.5 $\Omega$ , $T_J$ = 25°C | 5   | 70    | 120  | μs     |
| Turn-Off Delay Time                                                                                         | t <sub>d_off</sub>                   | $V_{IN}$ low to 80% $V_{OUT}$ , $R_L$ = 6.5 $\Omega$ , $T_J$ = 25°C  | 5   | 40    | 100  | μs     |
| Slew Rate On                                                                                                | dV <sub>out</sub> /dt <sub>on</sub>  | 20% to 80% $V_{OUT}$ , $R_L = 6.5 \Omega$ , $T_J = 25^{\circ}C$      | 0.1 | 0.27  | 0.7  | V / μs |
| Slew Rate Off                                                                                               | dV <sub>out</sub> /dt <sub>off</sub> | 80% to 20% $V_{OUT}$ , $R_L = 6.5 \Omega$ , $T_J = 25$ °C            | 0.1 | 0.35  | 0.7  | V / μs |
| Turn-On Switching Loss<br>(Note 9)                                                                          | E <sub>on</sub>                      | R <sub>L</sub> = 6.5 Ω                                               | -   | 0.15  | 0.32 | mJ     |
| Turn-Off Switching Loss<br>(Note 9)                                                                         | E <sub>off</sub>                     | R <sub>L</sub> = 6.5 Ω                                               | -   | 0.1   | 0.32 | mJ     |
| Differential Pulse Skew, (t <sub>(OFF)</sub> – t <sub>(ON)</sub> ) see Figure 4 (Switching Characteristics) | t <sub>skew</sub>                    | $R_L = 6.5 \Omega$                                                   | -50 | -     | 50   | μs     |

<sup>9.</sup> Not subjected to production testing.

### **Table 8. OUTPUT DIODE CHARACTERISTICS**

|                 |         |                                                            | Value |     |     |      |
|-----------------|---------|------------------------------------------------------------|-------|-----|-----|------|
| Rating          | Symbol  | Conditions                                                 | Min   | Тур | Max | Unit |
| Forward Voltage | $V_{F}$ | $I_{OUT}$ = -1 A, $T_J$ = 150°C, $V_F$ = $V_{OUT}$ - $V_D$ | -     | _   | 0.7 | V    |

Table 9. PROTECTION FUNCTIONS (Note 10) (7 V  $\leq$  V  $_D \leq$  18 V;  $-40^{\circ}C \leq$  T  $_J \leq$  150°C)

| Rating                                                                           | Symbol                   | Conditions                                                      | Min                 | Тур                 | Max                 | Unit |
|----------------------------------------------------------------------------------|--------------------------|-----------------------------------------------------------------|---------------------|---------------------|---------------------|------|
| Temperature Shutdown (Note 11)                                                   | T <sub>SD</sub>          |                                                                 | 150                 | 175                 | 200                 | °C   |
| Temperature Shutdown<br>Hysteresis (T <sub>SD</sub> – T <sub>R</sub> ) (Note 11) | T <sub>SD_hyst</sub>     |                                                                 | -                   | 7                   | -                   | °C   |
| Reset Temperature (Note 11)                                                      | T <sub>R</sub>           |                                                                 | T <sub>RS</sub> +1  | T <sub>RS</sub> +7  | _                   | °C   |
| Thermal Reset of CS_Fault (Note 11)                                              | T <sub>RCS</sub>         |                                                                 | 135                 | -                   | -                   | °C   |
| Delta T Temperature Limit (Note 11)                                              | T <sub>DELTA</sub>       | $T_J = -40^{\circ}C, V_D = 13 V$                                | -                   | 60                  | _                   | °C   |
| DC Output Current Limit                                                          | I <sub>limH</sub>        | V <sub>D</sub> = 13 V                                           | 9                   | 18                  | 27                  | Α    |
|                                                                                  |                          | 4 V < V <sub>D</sub> < 18 V                                     | -                   | _                   | 27                  | Α    |
| Short Circuit Current Limit during<br>Thermal Cycling (Note 11)                  | I <sub>LIMTCycling</sub> | V <sub>D</sub> = 13 V<br>T <sub>R</sub> < Tj < T <sub>TSD</sub> | -                   | 6                   | -                   | Α    |
| Switch Off Output Clamp Voltage                                                  | V <sub>OUT_clamp</sub>   | I <sub>OUT</sub> = 0.2 A, V <sub>IN</sub> = 0 V, L = 20 mH      | V <sub>D</sub> – 41 | V <sub>D</sub> – 46 | V <sub>D</sub> – 52 | V    |
| Overvoltage Protection                                                           | V <sub>OV</sub>          | V <sub>IN</sub> = 0 V, I <sub>D</sub> = 20 mA                   | 41                  | 46                  | 52                  | V    |
| Output Voltage Drop Limitation                                                   | V <sub>DS_ON</sub>       | I <sub>OUT</sub> = 0.07 A                                       | -                   | 20                  | _                   | mV   |

<sup>10.</sup> To ensure long term reliability during overload or short circuit conditions, protection and related diagnostic signals must be used together with a fitting hardware & software strategy. If the device operates under abnormal conditions, this hardware & software solution must limit the duration and number of activation cycles.

Table 10. OPEN–LOAD DETECTION (7 V  $\leq$  V  $_D$   $\leq$  18 V,  $-40^{\circ}C$   $\leq$   $T_J$   $\leq$  150°C)

|                                                       |                       |                                                                                        | Value |     |     |      |
|-------------------------------------------------------|-----------------------|----------------------------------------------------------------------------------------|-------|-----|-----|------|
| Rating                                                | Symbol                | Conditions                                                                             | Min   | Тур | Max | Unit |
| Open-load Off State<br>Detection Threshold            | V <sub>OL</sub>       | V <sub>IN</sub> = 0 V, V <sub>CS_EN</sub> = 5 V                                        | 2     | -   | 4   | V    |
| Open-load Detection<br>Delay at Turn Off              | t <sub>d_OL_off</sub> |                                                                                        | 100   | 350 | 850 | μs   |
| Off State Output Current                              | I <sub>OLOFF1</sub>   | V <sub>IN</sub> = 0 V, V <sub>OUT</sub> = V <sub>OL</sub>                              | -3    | -   | 3   | μΑ   |
| Output rising edge to CS rising edge during open load | t <sub>d_OL</sub>     | $V_{OUT} = 4 \text{ V}, V_{IN} = 0 \text{ V}$ $V_{CS} = 90\% \text{ of } V_{CS\_High}$ | _     | 5   | 30  | μs   |

<sup>11.</sup> Not subjected to production testing.

Table 11. CURRENT SENSE CHARACTERISTICS (7 V  $\leq$  V $_D$   $\leq$  18 V,  $-40^{\circ}C$   $\leq$  T $_J$   $\leq$  150°C)

|                                                            |                        |                                                                                                                            | Value |     |     |      |
|------------------------------------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------|-------|-----|-----|------|
| Rating                                                     | Symbol                 | Conditions                                                                                                                 | Min   | Тур | Max | Unit |
| Current Sense Ratio                                        | K <sub>0</sub>         | I <sub>OUT</sub> = 0.010 A, V <sub>CS</sub> = 0.5 V, V <sub>CS_EN</sub> = 5 V                                              | 350   | _   | 930 |      |
| Current Sense Ratio                                        | K <sub>1</sub>         | I <sub>OUT</sub> = 0.025 A, V <sub>CS</sub> = 0.5 V, V <sub>CS_EN</sub> = 5 V                                              | 350   | 600 | 880 |      |
| Current Sense Ratio Drift (Note 13)                        | $\Delta K_1 / K_1$     | I <sub>OUT</sub> = 0.025 A, V <sub>CS</sub> = 0.5 V, V <sub>CS_EN</sub> = 5 V                                              | -25   | -   | 15  | %    |
| Current Sense Ratio                                        | K <sub>2</sub>         | I <sub>OUT</sub> = 0.07 A, V <sub>CS</sub> = 4 V, V <sub>CS_EN</sub> = 5 V                                                 | 350   | 570 | 800 |      |
| Current Sense Ratio Drift (Note 13)                        | $\Delta K_2 / K_2$     | I <sub>OUT</sub> = 0.07 A, V <sub>CS</sub> = 4V, V <sub>CS_EN</sub> = 5 V                                                  | -20   | _   | 10  | %    |
| Current Sense Ratio                                        | K <sub>3</sub>         | I <sub>OUT</sub> = 0.15 A, V <sub>CS</sub> = 4V, V <sub>CS_EN</sub> = 5 V                                                  | 350   | 570 | 755 |      |
| Current Sense Ratio Drift (Note 13)                        | $\Delta K_3 / K_3$     | I <sub>OUT</sub> = 0.15 A, V <sub>CS</sub> = 4V, V <sub>CS_EN</sub> = 5 V                                                  | -15   | -   | 10  | %    |
| Current Sense Ratio                                        | K <sub>4</sub>         | I <sub>OUT</sub> = 0.7 A, V <sub>CS</sub> = 4 V, V <sub>CS_EN</sub> = 5 V                                                  | 450   | 570 | 650 |      |
| Current Sense Ratio Drift (Note 13)                        | $\Delta K_4 / K_4$     | I <sub>OUT</sub> = 0.7 A, V <sub>CS</sub> = 4V, V <sub>CS_EN</sub> = 5 V                                                   | -10   | _   | 10  | %    |
| Current Sense Ratio                                        | K <sub>5</sub>         | I <sub>OUT</sub> = 2 A, V <sub>CS</sub> = 4 V, V <sub>CS_EN</sub> = 5 V                                                    | 515   | 570 | 600 |      |
| Current Sense Ratio Drift (Note 13)                        | $\Delta K_5 / K_5$     | I <sub>OUT</sub> = 2 A, V <sub>CS</sub> = 4V, V <sub>CS_EN</sub> = 5 V                                                     | -5    | -   | 5   | %    |
| Current Sense Leakage Current                              | CS <sub>IIkg</sub>     | I <sub>OUT</sub> = 0 A, V <sub>CS</sub> = 0 V<br>V <sub>CS_EN</sub> = 5 V, V <sub>IN</sub> = 0 V                           | -     | _   | 1   | μΑ   |
|                                                            |                        | I <sub>OUT</sub> = 0 A, V <sub>CS</sub> = 0 V<br>V <sub>CS_EN</sub> = 5 V, V <sub>IN</sub> = 5 V                           | -     | -   | 2   |      |
|                                                            |                        | I <sub>OUT</sub> = 2 A, V <sub>CS</sub> = 0 V<br>V <sub>CS_EN</sub> = 0 V, V <sub>IN</sub> = 5 V,                          | -     | _   | 0.5 |      |
| CS Max Voltage                                             | CS <sub>Max</sub>      | $V_D = 7 \text{ V}, V_{ N} = 5 \text{ V}, R_{CS} = 10 \text{ k}\Omega, \\ I_{OUT} = 2 \text{ A}, V_{CS\_EN} = 5 \text{ V}$ | 5     | _   | 7   | ٧    |
| Current Sense Voltage in Fault Condition (Note 12)         | V <sub>CS_fault</sub>  | $V_D = 13 \text{ V}, V_{IN} = 0 \text{ V}, R_{CS} = 1 \text{ k}, $ $V_{OUT} = 4 \text{ V}, V_{CS\_EN} = 5 \text{ V}$       | -     | 10  | -   | V    |
| Current Sense Current in Fault Condition (Note 12)         | I <sub>CS_fault</sub>  | $V_D = 13 \text{ V}, V_{CS} = 5 \text{ V}, V_{IN} = 0 \text{ V}, V_{OUT} = 4 \text{ V}, V_{CS\_EN} = 5 \text{ V}$          | 7     | 20  | 30  | mA   |
| Output Saturation Current (Note 13)                        | I <sub>OUT_sat</sub>   | $V_D = 7 \text{ V}, V_{CS} = 4 \text{ V}, V_{IN} = 5 \text{ V}, $ $T_J = 150^{\circ}\text{C}, V_{CS\_EN} = 5 \text{ V}$    | 2.4   | -   | -   | А    |
| CS_EN High to CS High Delay Time                           | t <sub>CS_High1</sub>  | $V_{IN}$ = 5 V, $V_{CS\_EN}$ = 0 to 5 V,<br>$R_{CS}$ = 1 k $\Omega$ , $R_L$ = 6.5 $\Omega$                                 | -     | _   | 100 | μs   |
| CS_EN Low to CS Low Delay Time                             | t <sub>CS_Low1</sub>   | $V_{IN}$ = 5 V, $V_{CS\_EN}$ = 5 to 0 V,<br>$R_{CS}$ = 1 k $\Omega$ , $R_L$ = 6.5 $\Omega$                                 | -     | 5   | 25  | μs   |
| V <sub>in</sub> High to CS High Delay Time                 | t <sub>CS_High2</sub>  | $V_{IN}$ = 0 to 5 V, $V_{CS}$ EN = 5 V,<br>$R_{CS}$ = 1 k $\Omega$ , $R_L$ = 6.5 $\Omega$                                  | -     | 100 | 250 | μs   |
| V <sub>in</sub> Low to CS Low Delay Time                   | t <sub>CS_Low2</sub>   | $V_{IN}$ = 5 to 0 V, $V_{CS}$ EN = 5 V,<br>$R_{CS}$ = 1 kΩ, $R_L$ = 6.5 Ω                                                  | -     | 50  | 250 | μs   |
| Delay Time I <sub>D</sub> Rising Edge to Rising Edge of CS | $\Delta t_{CS\_High2}$ | $V_{IN}$ = 5 V, $V_{CS}$ EN = 5 V<br>$R_{CS}$ = 1 k $\Omega$ , $I_{CS}$ = 90% of $I_{CS}$ Max                              | -     | _   | 100 | μs   |

<sup>12.</sup> The following fault conditions included are: Over-temperature, Power Limitation, and OFF State Open-Load Detection. 13. Not subjected to production testing. For more information, refer to the AND9733-D Application Note.

Table 12. TRUTH TABLE

| Conditions              | Input  | Output                                                   | CS (V <sub>CS_EN</sub> = 5 V) (Note 14)                                           |
|-------------------------|--------|----------------------------------------------------------|-----------------------------------------------------------------------------------|
| Normal Operation        | L      | L                                                        | 0                                                                                 |
|                         | H      | H                                                        | I <sub>CS</sub> = I <sub>OUT</sub> /K <sub>NOMINAL</sub>                          |
| Overtemperature         | L      | L                                                        | 0                                                                                 |
|                         | H      | L                                                        | V <sub>CS_fault</sub>                                                             |
| Undervoltage            | L      | L                                                        | 0                                                                                 |
|                         | H      | L                                                        | 0                                                                                 |
| Overload                | H<br>H | H (no active current mgmt) Cycling (active current mgmt) | I <sub>CS</sub> = I <sub>OUT</sub> /K <sub>NOMINAL</sub><br>V <sub>CS_fault</sub> |
| Short circuit to Ground | L      | L                                                        | 0                                                                                 |
|                         | H      | L                                                        | V <sub>CS_fault</sub>                                                             |
| OFF State Open Load     | L      | Н                                                        | V <sub>CS_fault</sub>                                                             |

<sup>14.</sup> If V<sub>CS\_EN</sub> is low, the Current Sense output is at a high impedance, its potential depends on leakage currents and external circuitry.

### **WAVEFORMS AND GRAPHS**



Figure 4. Switching Characteristics



Figure 5. Normal Operation with Current Sense Timing Characteristics



Figure 6. Delay Response from Rising Edge of  $I_{OUT}$  and Rising Edge of CS (for CS\_EN = 5 V)



Figure 7. OFF-State Open-Load Flag Delay Timing



Figure 8. Off-State Open-Load with Added External Components



Figure 9. Voltage Drop Limitation for  $\rm V_{DS\_ON}$ 





Figure 10.  $I_{\rm OUT}/I_{\rm CS}$  vs.  $I_{\rm OUT}$ 

Figure 11. Current Sense Ratio Drift vs. Load Current



Figure 12. Short to GND or Overload



Figure 13. How  $T_J$  progresses During Short to GND or Overload



Figure 14. Discontinuous Overload or Short to GND



Figure 15. Short Circuit from OUT to  $\ensuremath{V_D}$ 

### **TYPICAL CHARACTERISTICS**



7.5 7.0 6.5  $V_{IN} = 5.0 \text{ V}$ 6.0 5.5  $V_D = 13 V$ In (µA) 5.0 4.5  $V_{IN} = 0.9 \text{ V}$ 4.0 3.5 3.0  $V_{IN} = 2.1 \text{ V}$ 2.5 100 -40 -20 0 20 40 60 80 120 TEMPERATURE (°C)

Figure 16. Output Leakage Current vs. V<sub>D</sub>

Figure 17. Input Current vs. Temperature





Figure 18. Input Clamp Voltage (Positive) vs. Temperature

Figure 19. Input Clamp Voltage (Negative) vs. Temperature





Figure 20. V<sub>IN</sub> Threshold High vs. Temperature

Figure 21. V<sub>IN</sub> Threshold Low vs. Temperature

### **TYPICAL CHARACTERISTICS**



Figure 22. Hysteresis Input Voltage vs. Temperature



Figure 23. R<sub>ON</sub> vs. Temperature



Figure 24.  $R_{ON}$  vs.  $V_D$  Voltage



Figure 25. Undervoltage Shutdown vs. Temperature



Figure 26. Slew Rate ON vs. Temperature



Figure 27. Slew Rate OFF vs. Temperature

### **TYPICAL CHARACTERISTICS**



Figure 28. Current Limit vs. Temperature



Figure 29. CS\_EN Threshold High vs. Temperature



Figure 30. CS\_EN Threshold Low vs. Temperature



Figure 31. CS\_EN Clamp Voltage (Positive) vs.
Temperature



Figure 32. CS\_EN Clamp Voltage (Negative) vs. Temperature

Table 13. ISO 7637-2: 2011(E) PULSE TEST RESULTS

| ISO                          | Test Severity Levels                                                                                                                                                                                                                                        |         |                                                                   |                                |                              |
|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------------------------------------------------------------|--------------------------------|------------------------------|
| 7637-2:2011(E)<br>Test Pulse | III                                                                                                                                                                                                                                                         | IV      | Delays and Impedance                                              | # of Pulses or Test Time       | Pulse / Burst Rep. Time      |
| 1                            | -112                                                                                                                                                                                                                                                        | -150    | 2 ms, 10 Ω                                                        | 500 pulses                     | 0.5 s                        |
| 2a                           | +55                                                                                                                                                                                                                                                         | +112    | 0.05 ms, 2 $\Omega$                                               | 500 pulses                     | 0.5 s                        |
| 3a                           | -165                                                                                                                                                                                                                                                        | -220    | 0.1 μs, 50 Ω                                                      | 1 h                            | 100 ms                       |
| 3b                           | +112                                                                                                                                                                                                                                                        | +150    | 0.1 μs, 50 Ω                                                      | 1 h                            | 100 ms                       |
| ISO<br>7637-2:2011(E)        | Test F                                                                                                                                                                                                                                                      | lesults |                                                                   |                                |                              |
| Test Pulse                   | III                                                                                                                                                                                                                                                         | IV      |                                                                   |                                |                              |
| 1                            |                                                                                                                                                                                                                                                             | Α       |                                                                   |                                |                              |
| 2a                           |                                                                                                                                                                                                                                                             | С       |                                                                   |                                |                              |
| 3a                           |                                                                                                                                                                                                                                                             | Α       |                                                                   |                                |                              |
| 3b                           |                                                                                                                                                                                                                                                             | Α       |                                                                   |                                |                              |
|                              |                                                                                                                                                                                                                                                             |         |                                                                   |                                |                              |
| Class                        | Functional Status                                                                                                                                                                                                                                           |         |                                                                   |                                |                              |
| Α                            | All functions of a device perform as designed during and after exposure to disturbance.                                                                                                                                                                     |         |                                                                   |                                |                              |
| В                            | All functions of a device perform as designed during exposure. However, one or more of them can go beyond specified tolerance. All functions return automatically to within normal limits after exposure is removed. Memory functions shall remain class A. |         |                                                                   |                                |                              |
| С                            | One or more functions of a device do not perform as designed during exposure but return automatically to normal operation after exposure is removed.                                                                                                        |         |                                                                   |                                |                              |
| D                            |                                                                                                                                                                                                                                                             |         | a device do not perform as des<br>is removed and the device is re |                                |                              |
| Е                            |                                                                                                                                                                                                                                                             |         | a device do not perform as de replacing the device.               | signed during and after exposu | re and cannot be returned to |

### **APPLICATION INFORMATION**



Figure 33. Application Schematic

#### **Loss of Ground Protection**

When device or ECU ground connection is lost and load is still connected to ground, the device will turn the output OFF. In loss of ground state, the output stage is held OFF independent of the state of the input. Input resistors are recommended between the device and microcontroller.

#### **Undervoltage Protection**

The device has two under-voltage threshold levels,  $V_{D\_MIN}$  and  $V_{UV}$ . Switching function (ON/OFF) requires supply voltage to be at least  $V_{D\_MIN}$ . The device features a lower supply threshold  $V_{UV}$ , above which the output can remain in ON state. While all protection functions are guaranteed when the switch is ON, diagnostic functions are operational only within nominal supply voltage range  $V_{D}$ .



Figure 34. Undervoltage Behavior

#### **Overvoltage Protection**

The NCV84120 has two Zener diodes  $Z_{VD}$  and  $Z_{CS}$ , which provide integrated overvoltage protection.  $Z_{VD}$  protects the logic block by clamping the voltage between supply pin  $V_D$  and ground pin GND to  $V_{ZVD}$ .  $Z_{CS}$  limits voltage at current sense pin CS to  $V_D - V_{ZCS}$ . The output power MOSFET's output clamping diodes provide protection by clamping the voltage across the MOSFET (between  $V_D$  pin and OUT pin) to  $V_{CLAMP}$  During overvoltage protection, current flowing through  $Z_{VD}$ ,  $Z_{CS}$  and the output clamp must be limited. Load impedance  $Z_L$  limits the current in the body diode  $Z_{Body}$ . In order to limit the current in  $Z_{VD}$  a resistor,  $R_{GND}$  (150  $\Omega$ ), is required in the GND path. External resistors  $R_{CS}$  and  $R_{SENSE}$  limit the

current flowing through  $Z_{CS}$  and out of the CS pin into the micro–controller I/O pin. With RGND, the GND pin voltage is elevated to  $V_D - V_{ZVD}$  when the supply voltage  $V_D$  rises above  $V_{ZVD}$ . ESD diodes  $Z_{ESD}$  pull up the voltage at logic pins IN, CS\_EN close to the GND pin voltage  $V_D - V_{ZVD}$ . External resistors  $R_{IN}$ , and  $R_{CS\_EN}$  are required to limit the current flowing out of the logic pins into the micro–controller I/O pins. During overvoltage exposure, the device transitions into a self–protection state, with automatic recovery after the supply voltage comes back to the normal operating range. The specified parameters as well as short circuit robustness and energy capability cannot be guaranteed during overvoltage exposure.

### **Reverse Battery Protection**

Solution 1: Resistor in the GND line only (no parallel Diode)

The following calculations are true for any type of load. In the case for no diode in parallel with  $R_{GND}$ , the calculations below explain how to size the resistor.

Consider the following parameters:

 $-I_{GND}$  Maximum = 200 mA for up to  $-V_D$  = 32 V.

Where  $-I_{GND}$  is the DC reverse current through the GND pin and  $-V_D$  is the DC reverse battery voltage.

$$-I_{GND} = \frac{-V_D}{R_{GND}}$$
 (eq. 1)

Since this resistor can be used amongst multiple High–Side devices, please take note the sum of the maximum active GND currents ( $I_{GND(On)max}$ ) for each device when sizing the resistor. Please note that if the microprocessor GND is not shared by the device GND, then  $R_{GND}$  produces a shift of ( $I_{GND(On)max} \times R_{GND}$ ) in the input thresholds and CS output values. If the calculated power dissipation leads to too large of a resistor size or several devices have to share the same resistor, please look at the second solution for Reverse Battery Protection. Refer to Figure 34 for selecting the proper  $R_{GND}$ .

### Normal Operation VIN = 5 V, Reverse Battery = 32 V



Figure 35. Reverse Battery R<sub>GND</sub> Considerations

#### **Overload Protection**

Current limitation as well as overtemperature shutdown mechanisms are integrated into NCV84120 to provide protection from overload conditions such as bulb inrush or short to ground.

#### **Current Limitation**

In case of overload, NCV84120 limits the current in the output power MOSFET to a safe value. Due to high power dissipation during current limitation, the device's junction temperature increases rapidly. In order to protect the device, the output driver is shut down by one of the two overtemperature protection mechanisms. The output current limit is dependent on the device temperature, and will fold back once the die reaches thermal shutdown. If the input remains active during the shutdown, the output power

MOSFET will automatically be re-activated after a minimum OFF time or when the junction temperature returns to a safe level.

### **Output Clamping with Inductive Load Switch Off**

The output voltage Vout drops below GND potential when switching off inductive loads. This is because the inductance develops a negative voltage across the load in response to a decaying current. The integrated clamp of the device clamps the negative output voltage to a certain level relative to the supply voltage VBAT. During output clamping with inductive load switch off, the energy stored in the inductance is rapidly dissipated in the device resulting in high power dissipation. This is a stressful condition for the device and the maximum energy allowed for a given load inductance should not be exceeded in any application.



Figure 36. Inductive Load Switching



Figure 37. Maximum Switch-Off Current vs. Load Inductance,  $V_D$  = 13.5 V;  $R_L$  = 0  $\Omega$ 

#### **Inverse Current:**

When the output voltage  $V_{OUT}$  rises above the supply voltage  $V_D$ , the output power MOSFET's integral body diode will be forward biased causing a current flow from the OUT pin to the  $V_D$  pin. The device does not provide any protection function such as current limitation or overtemperature shutdown.

### **Underload Detection in ON State**

An underload condition in ON state is indicated by reducing the sense output current to a very minimal current. In order to detect an underload condition, NCV84090 performs a real-time monitoring of the load current. In case the output current falls below a specified threshold level

(I<sub>OL</sub>), the current sense output current is reduced to a very low value (I<sub>OL</sub>). This mechanism helps to overcome a high absolute tolerance of the current sense signal at very low load current and to implement an accurate underload detection threshold.

### **Open Load Detection in OFF State**

Open load diagnosis in OFF state can be performed by activating an external resistive pull-up path ( $R_{PU}$ ) to  $V_{BAT}$ . To calculate the pull-up resistance, external leakage currents (designed pull-down resistance, humidity-induced leakage etc) as well as the open load threshold voltage  $V_{OL}$  have to be taken into account.



Figure 38. Off State Open Load Detection Circuit

### **Current Sense in PWM Mode**

When operating in PWM mode, the current sense functionality can be used, but the timing of the input signal and the response time of the current sense need to be considered. When operating in PWM mode, the following performance is to be expected. The CS\_EN pin should be held high to eliminate any unnecessary delay time to the

circuit. When  $V_{IN}$  switches from low to high, there will be a typical delay ( $t_{CS\_High2}$ ) before the current sense responds. Once this timing delay has passed, the rise time of the current sense output ( $\Delta t_{CS\_High2}$ ) also needs to be considered. When  $V_{IN}$  switches from high to low a delay time ( $t_{CS\_Low1}$ ) needs to be considered. As long as these timing delays are allowed, the current sense pin can be operated in PWM mode.

### PACKAGE AND PCB THERMAL DATA



Figure 39. Junction to Ambient Transient Thermal Impedance (Min Pad Cu Area)



Figure 40. Junction to Ambient Transient Thermal Impedance (2 cm<sup>2</sup> Cu Area)





### SOIC-8 NB CASE 751-07 **ISSUE AK**

**DATE 16 FEB 2011** 



XS

- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
- DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE
- DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.
- 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07.

|     | MILLIMETERS |      | INCHES    |       |  |
|-----|-------------|------|-----------|-------|--|
| DIM | MIN         | MAX  | MIN       | MAX   |  |
| Α   | 4.80        | 5.00 | 0.189     | 0.197 |  |
| В   | 3.80        | 4.00 | 0.150     | 0.157 |  |
| С   | 1.35        | 1.75 | 0.053     | 0.069 |  |
| D   | 0.33        | 0.51 | 0.013     | 0.020 |  |
| G   | 1.27 BSC    |      | 0.050 BSC |       |  |
| Н   | 0.10        | 0.25 | 0.004     | 0.010 |  |
| J   | 0.19        | 0.25 | 0.007     | 0.010 |  |
| K   | 0.40        | 1.27 | 0.016     | 0.050 |  |
| М   | 0 °         | 8 °  | 0 °       | 8 °   |  |
| N   | 0.25        | 0.50 | 0.010     | 0.020 |  |
| S   | 5.80        | 6.20 | 0.228     | 0.244 |  |

### **SOLDERING FOOTPRINT\***

0.25 (0.010) M Z Y S



<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the onsemi Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

### **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code = Assembly Location = Wafer Lot

= Year = Work Week W = Pb-Free Package

XXXXXX XXXXXX AYWW AYWW H  $\mathbb{H}$ Discrete **Discrete** (Pb-Free)

XXXXXX = Specific Device Code = Assembly Location Α

ww = Work Week

= Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

### **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOIC-8 NB   |                                                                                                                                                                                     | PAGE 1 OF 2 |  |

onsemi and ONSEMI. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

### SOIC-8 NB CASE 751-07 ISSUE AK

STYLE 3:

STYLE 2:

### **DATE 16 FEB 2011**

STYLE 4:

| STYLE 1: PIN 1. EMITTER 2. COLLECTOR 3. COLLECTOR 4. EMITTER 5. EMITTER 6. BASE 7. BASE 8. EMITTER                                                                 | STYLE 2:  PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 3. COLLECTOR, #2 4. COLLECTOR, #2 5. BASE, #2 6. EMITTER, #2 7. BASE, #1 8. EMITTER, #1              | STYLE 3: PIN 1. DRAIN, DIE #1 2. DRAIN, #1 3. DRAIN, #2 4. DRAIN, #2 5. GATE, #2 6. SOURCE, #2 7. GATE, #1 8. SOURCE, #1                            | STYLE 4: PIN 1. ANODE 2. ANODE 3. ANODE 4. ANODE 5. ANODE 6. ANODE 7. ANODE 8. COMMON CATHODE                                                                           |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 5: PIN 1. DRAIN 2. DRAIN 3. DRAIN 4. DRAIN 5. GATE 6. GATE 7. SOURCE 8. SOURCE                                                                               | STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE                                                                    | STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd                    | STYLE 8:<br>PIN 1. COLLECTOR, DIE #1<br>2. BASE, #1                                                                                                                     |
| STYLE 9: PIN 1. EMITTER, COMMON 2. COLLECTOR, DIE #1 3. COLLECTOR, DIE #2 4. EMITTER, COMMON 5. EMITTER, COMMON 6. BASE, DIE #2 7. BASE, DIE #1 8. EMITTER, COMMON | STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND 5. GROUND 6. BIAS 2 7. INPUT 8. GROUND                                                              | STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. DRAIN 2 7. DRAIN 1 8. DRAIN 1                                               | STYLE 12: PIN 1. SOURCE 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                                 |
| STYLE 13: PIN 1. N.C. 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                              | STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN                                                     | STYLE 15: PIN 1. ANODE 1 2. ANODE 1 3. ANODE 1 4. ANODE 1 5. CATHODE, COMMON 6. CATHODE, COMMON 7. CATHODE, COMMON 8. CATHODE, COMMON               | STYLE 16: PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 3. EMITTER, DIE #2 4. BASE, DIE #2 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 7. COLLECTOR, DIE #1 8. COLLECTOR, DIE #1 |
| STYLE 17: PIN 1. VCC 2. V2OUT 3. V1OUT 4. TXE 5. RXE 6. VEE 7. GND 8. ACC                                                                                          | STYLE 18: PIN 1. ANODE 2. ANODE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. CATHODE 8. CATHODE                                                                 | STYLE 19: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 8. MIRROR 1                                             | STYLE 20: PIN 1. SOURCE (N) 2. GATE (N) 3. SOURCE (P) 4. GATE (P) 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN                                                                   |
| STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 3. CATHODE 3 4. CATHODE 4 5. CATHODE 5 6. COMMON ANODE 7. COMMON ANODE 8. CATHODE 6                                        | STYLE 22: PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3. COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND | STYLE 23: PIN 1. LINE 1 IN 2. COMMON ANODE/GND 3. COMMON ANODE/GND 4. LINE 2 IN 5. LINE 2 OUT 6. COMMON ANODE/GND 7. COMMON ANODE/GND 8. LINE 1 OUT | STYLE 24: PIN 1. BASE 2. EMITTER 3. COLLECTOR/ANODE 4. COLLECTOR/ANODE 5. CATHODE 6. CATHODE 7. COLLECTOR/ANODE 8. COLLECTOR/ANODE                                      |
| STYLE 25: PIN 1. VIN 2. N/C 3. REXT 4. GND 5. IOUT 6. IOUT 7. IOUT 8. IOUT                                                                                         | STYLE 26: PIN 1. GND 2. dv/dt 3. ENABLE 4. ILIMIT 5. SOURCE 6. SOURCE 7. SOURCE 8. VCC                                                                    | STYLE 27: PIN 1. ILIMIT 2. OVLO 3. UVLO 4. INPUT+ 5. SOURCE 6. SOURCE 7. SOURCE 8. DRAIN                                                            | STYLE 28: PIN 1. SW_TO_GND 2. DASIC_OFF 3. DASIC_SW_DET 4. GND 5. V MON 6. VBULK 7. VBULK 8. VIN                                                                        |
| STYLE 29: PIN 1. BASE, DIE #1 2. EMITTER, #1 3. BASE, #2 4. EMITTER, #2 5. COLLECTOR, #2 6. COLLECTOR, #2 7. COLLECTOR, #1 8. COLLECTOR, #1                        | STYLE 30: PIN 1. DRAIN 1 2. DRAIN 1 3. GATE 2 4. SOURCE 2 5. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 8. GATE 1                           |                                                                                                                                                     |                                                                                                                                                                         |

| DOCUMENT NUMBER: | 98ASB42564B | Printed versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | SOIC-8 NB   |                                                                                                                                                                                  | PAGE 2 OF 2 |  |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

STYLE 1:

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales