# VR11.1 Digital **Synchronous Buck** Converter with I<sup>2</sup>C **Interface**

The NCP4208 is an integrated power control IC with an I<sup>2</sup>C interface. The NCP4208 is a highly efficient, multiphase, synchronous buck switching regulator controller, which aids design of High Efficiency and High Density solutions. The NCP4208 can be programmed for 1−, 2−, 3−, 4−, 5−, 6−, 7− or 8−phase operation, allowing for the construction of up to 8 complementary buck switching stages.

The NCP4208 supports  $\overline{PSI}$ , which is a power state indicator and can be used to reduce the number of operating phases at light loads. The  $I<sup>2</sup>C$  interface enables digital programming of key system parameters to optimize system performance and provide feedback to the system.

The NCP4208 has a built in shunt regulator that allows the part to be powered from the +12 V system supply through a series resistor. The NCP4208 is specified over the extended commercial temperature range of 0°C to +85°C and is available in a 48 Lead QFN package.

#### **Features**

- Selectable 1−, 2−, 3−, 4−, 5−, 6−, 7− or 8−Phase Operation at Up to 1.5 MHz per Phase
- Temperature Measurement
- Logic−Level PWM Outputs for Interface to External High Power Drivers
- Fast−Enhanced PWM for Excellent Load Transient Performance
- Active Current Balancing Between All Output Phases
- Built−In Power−Good/Crowbar Blanking Supports On−The−Fly (OTF) VID Code Changes
- Digitally Programmable 0.375 V to 1.6 V Output Supports VR11.1 Specifications
- Short Circuit Protection with Latchoff Delay
- Supports **PSI** Power Saving Mode During Light Loads
- This is a Pb−Free Device

# **Applications**

- Desktop PC
- Servers





†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.



**Figure 1. Simplified Block Diagram**

<span id="page-2-0"></span>

**Figure 2. Application Schematic**

#### <span id="page-3-0"></span>**ABSOLUTE MAXIMUM RATINGS**



Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

NOTE: This device is ESD sensitive. Use standard ESD precautions when handling.

1. For information, please refer to our Soldering and Mounting Techniques Reference Manual, SOLDERRM/D

#### **THERMAL CHARACTERISTICS**



2. Values based on copper area of 645 mm<sup>2</sup> (or 1 in<sup>2</sup>) of 1 oz copper thickness and FR4 PCB substrate.







# **PIN ASSIGNMENT**



#### **ELECTRICAL CHARACTERISTICS**

V<sub>IN</sub> = (5.0 V) FBRTN – GND, for typical values T<sub>A</sub> = 25°C, for min/max values T<sub>A</sub> = 0°C to 85°C; unless otherwise noted. (Notes [1](#page-7-0) and [2](#page-7-0))



Current Limit Latchoff Delay Time | Internal Timer<br>[1](#page-7-0). Performance guaranteed over the indicated operating temperature range by design and/or characterization tested at T<sub>J</sub> = T<sub>A</sub> = 25°C. Low duty cycle pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible.

[2](#page-7-0). Refer to Application Information section.

[3](#page-7-0). Values based on design and/or characterization.

### **ELECTRICAL CHARACTERISTICS**

V<sub>IN</sub> = (5.0 V) FBRTN – GND, for typical values T<sub>A</sub> = 25°C, for min/max values T<sub>A</sub> = 0°C to 85°C; unless otherwise noted. (Notes [1](#page-7-0) and [2](#page-7-0))



duty cycle pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible.

[2](#page-7-0). Refer to Application Information section.

[3](#page-7-0). Values based on design and/or characterization.

#### <span id="page-7-0"></span>**ELECTRICAL CHARACTERISTICS**

V<sub>IN</sub> = (5.0 V) FBRTN − GND, for typical values T<sub>A</sub> = 25°C, for min/max values T<sub>A</sub> = 0°C to 85°C; unless otherwise noted. (Notes 1 and 2)



VCC3 Output Voltage  $\frac{| \text{V}_{CC3} |}{\text{V}_{CC3}}$  |  $\text{V}_{CC3}$  |  $\text{$ duty cycle pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible.

2. Refer to Application Information section.

3. Values based on design and/or characterization.

# **TEST CIRCUITS**

<span id="page-8-0"></span>







**Figure 6. Positioning Voltage**

### **Theory of Operation**

The NCP4208 is an 8−phase VR11 controller; it combines a multi−mode, fixed frequency PWM control with multi−phase logic outputs for use in multi−phase synchronous buck CPU core supply power converters. In addition, the NCP4208 incorporates a serial interface to allow the programming of key system performance specifications and read back CPU data such as voltage, current and power. Multiphase operation is important for producing the high currents and low voltages demanded by today's microprocessors. Handling the high currents in a single−phase converter would place high thermal demands on the components in the system such as the inductors and MOSFETs.

#### **Startup Sequence**

The NCP4208 follows the VR11 startup sequence shown in Figure 7. After both the EN and UVLO conditions are met, a programmable internal timer goes through one cycle TD1. This delay cycle is programmed using Delay Command, default delay  $= 2$  ms). The first eight clock cycles of TD2 are blanked from the PWM outputs and used for phase detection as explained in the following section. Then the programmable internal soft−start ramp is enabled (TD2) and the output comes up to the boot voltage of 1.1 V. The boot hold time is also set by the Delay Command. This second delay cycle is called TD3. During TD3 the processor VID pins settle to the required VID code. When TD3 is over, the NCP4208 reads the VID inputs and soft starts either up or down to the final VID voltage (TD4). After TD4 has been completed and the PWRGD masking time (equal to VID OTF masking) is finished, a third cycle of the internal timer sets the PWRGD blanking (TD5).

The internal delay and soft−start times are programmable using the serial interface and the Delay Command and Soft−Start Command.



**Figure 7. System Startup Sequence for VR11**

#### **Soft−Start**

The Soft−Start slope for the output voltage is set by an internal timer. The default value is 0.5 V/msec, which can be programmed through the  $I<sup>2</sup>C$  interface. After TD1 and the phase detection cycle have been completed, the SS time (TD2 in Figure 7) starts. The SS circuit uses the internal VID DAC to increase the output voltage in 6.25 mV steps up to the 1.1 V boot voltage.

Once the SS circuit has reached the boot voltage, the boot voltage delay time (TD3) is started. The end of the boot voltage delay time signals the beginning of the second soft−start time (TD4). The SS voltage changes from the boot voltage to the programmed VID DAC voltage (either higher or lower) using 6.25 mV steps.

The soft− start slew rate is programmed using Bits <2:0> of the Ton\_Rise (0xD5) command code. Table 1. Soft−Start Codes provides the soft−start values. Figure 8 shows typical startup waveforms for the NCP4208.

**Table 1. Soft−Start Codes**





**Figure 8. Typical Startup Waveforms Channel 1: CSREF, Channel 2: EN, Channel 3: PWM1**

#### **Phase Detection**

During startup, the number of operational phases and their phase relationship is determined by the internal circuitry that monitors the PWM outputs. Normally, the NCP4208 operates as an 8−phase PWM controller.

To operate as a 7-phase controller connect PWM8 to  $V_{CC}$ .

To operate as a 6−phase controller, connect PWM7 and PWM8 to V<sub>CC</sub>. To operate as a 5-phase controller connect PWM6, PWM7 and PWM8 to  $V_{CC}$ . To operate as a 4-phase controller, connect PWM5, PWM6, PWM7 and PWM8 to  $V_{CC}$ . To operate as a 3–phase controller, connect PWM4, PWM5, PWM6, PWM7 and PWM8 to  $V_{CC}$ . To operate as

a 2−phase controller connect PWM3, PWM4, PWM5, PWM6, PWM7 and PWM8 to V<sub>CC</sub>. To operate as a 1–phase controller connect PWM2, PWM3, PWM4, PWM5, PWM6, PWM7 and PWM8 to  $V_{CC}$ .

Prior to soft−start, while EN is low, the PWM8, PWM7, PWM6, PWM5, PWM4, PWM3 and PWM2 pins sink approximately  $100 \mu A$  each. An internal comparator checks each pin's voltage vs. a threshold of 3.0 V. If the pin is tied to  $V_{CC}$ , it is above the threshold. Otherwise, an internal current sink pulls the pin to GND, which is below the threshold. PWM1 is low during the phase detection interval that occurs during the first eight clock cycles of TD2. After this time, if the remaining PWM outputs are not pulled to  $V_{CC}$ , the 100  $\mu$ A current sink is removed, and they function as normal PWM outputs. If they are pulled to  $V_{CC}$ , the 100 µA current source is removed, and the outputs are put into a high impedance state.

The PWM outputs are logic−level devices intended for driving fast response external gate drivers such as the ADP3121. Because each phase is monitored independently, operation approaching 100% duty cycle is possible. In addition, more than one output can be on at the same time to allow overlapping phases.

#### **Master Clock Frequency**

The clock frequency of the NCP4208 is set with an external resistor connected from the RT pin to ground. The frequency follows the graph in Figure [3](#page-3-0). To determine the frequency per phase, the clock is divided by the number of phases in use. If all phases are in use, divide by 8. If 4 phases are in use divide by 4.

#### **Output Voltage Differential Sensing**

The NCP4208 combines differential sensing with a high accuracy VID DAC and reference, and a low offset error amplifier. This maintains a worst−case specification of ±9 mV differential sensing error over its full operating output voltage and temperature range. The output voltage is sensed between the FB pin and FBRTN pin. FB is connected through a resistor,  $R_B$  to the regulation point, usually the remote sense pin of the microprocessor. FBRTN is connected directly to the remote sense ground point. The internal VID DAC and precision reference are referenced to FBRTN, which has a minimal current of  $70 \mu A$  to allow accurate remote sensing. The internal error amplifier compares the output of the DAC to the FB pin to regulate the output voltage.

#### **Output Current Sensing**

The NCP4208 provides a dedicated current sense amplifier (CSA) to monitor the total output current for proper voltage positioning vs. load current, for the  $I_{MON}$ output and for current limit detection. Sensing the load current at the output gives the total real time current being delivered to the load, which is an inherently more accurate

method than peak current detection or sampling the current across a sense element such as the low−side MOSFET. This amplifier can be configured several ways, depending on the objectives of the system, as follows:

- Output inductor DCR sensing without a thermistor for lowest cost.
- Output inductor DCR sensing with a thermistor for improved accuracy with tracking of inductor temperature.
- Sense resistors for highest accuracy measurements.

The positive input of the CSA is connected to the CSREF pin, which is connected to the average output voltage. The inputs to the amplifier are summed together through resistors from the sensing element, such as the switch node side of the output inductors, to the inverting input CSSUM. The feedback resistor between CSCOMP and CSSUM sets the gain of the amplifier and a filter capacitor is placed in parallel with this resistor. The gain of the amplifier is programmable by adjusting the feedback resistor. This difference signal is used internally to offset the VID DAC for voltage positioning. This different signal can be adjusted between 50%−150% of the external value using the  $I<sup>2</sup>C$  Loadline Calibration (0xDE) and Loadline Set (0xDF) commands.

The difference between CSREF and CSCOMP is then used as a differential input for the current limit comparator.

To provide the best accuracy for sensing current, the CSA is designed to have a low offset input voltage. Also, the sensing gain is determined by external resistors to make it extremely accurate.

The CPU current can also be monitored over the  $I<sup>2</sup>C$ interface. The current limit and the loadline can be programmed over I2C interface.

#### **Loadline Setting**

The Loadline is programmable over the  $I^2C$  on the NCP4208. It is programmed using the Loadline Calibration (0xDE) and Loadline Set (0xDF) commands. The Loadline can be adjusted between 0% and 100% of the external  $R_{CSA}$ . In this example  $R_{CSA} = 1$  m $\Omega$ .  $R_O$  needs to be 0.8 m $\Omega$ , therefore programming the Loadline Calibration + Loadline Set register to give a combined percentage of 80% will set the  $R<sub>O</sub>$  to 0.8 m $\Omega$ .





#### **Current Limit Setpoint**

The current limit threshold on the NCP4208 is programmed by a resistor between the  $I<sub>IIIMFS</sub>$  pin and the CSCOMP pin. The  $I_{ILIMFS}$  current,  $I_{ILIMFS}$ , is compared with an internal current reference of 20  $\mu$ A. If  $I<sub>IIIMFS</sub>$ exceeds  $20 \mu A$  then the output current has exceeded the limit and the current limit protection is tripped.

$$
I_{ILIMFS} = \frac{V_{ILIMFS} - V_{CSCOMP}}{R_{ILIMFS}}
$$
 (eq. 1)

Where  $V<sub>ILIMFS</sub> = V<sub>CSREF</sub>$ 

$$
I_{ILIMFS} = \frac{V_{CSREF} - V_{CSCOMP}}{R_{ILIMFS}}
$$
 (eq. 2)

$$
V_{\text{CSREF}} - V_{\text{CSCOMP}} = \frac{R_{\text{CS}}}{R_{\text{PH}}} \times R_{\text{L}} \times I_{\text{LOAD}}
$$

Where  $R_L$  = DCR of the Inductor.

Assuming that:

$$
\frac{R_{CS}}{R_{PH}} \times R_L = 1 \text{ m}\Omega \qquad \text{(eq. 3)}
$$

i.e. the external circuit is set up for a 1 m $\Omega$  Loadline then the  $R_{\text{ILIMFS}}$  is calculated as follows:

$$
I_{ILIMFS} = \frac{1 \text{ m}\Omega \times I_{LOAD}}{R_{ILIMIFS}}
$$
 (eq. 4)

Assuming we want a current limit of 150 A that means that  $I_{LIMFS}$  must equal 20  $\mu$ A at that load.

$$
20 \mu A = \frac{1 \text{ m}\Omega \times 150 \text{ AD}}{R_{\text{ILIMIFS}}} = 7.5 \text{ k}\Omega \qquad \text{(eq. 5)}
$$

Solving this equation for  $R_{LIMITS}$  we get 7.5 k $\Omega$ .

The current limit threshold can be modified from the resistor programmed value by using the  $I<sup>2</sup>C$  interface using Bits <4:0> of the Current Limit Threshold command (0xE2). The limit is programmable between  $50\%$  of the external limit and 146.7% of the external limit. The resolution is 3.3%. Table 3 gives some examples codes.

#### **Table 3. Current Limit**



#### **Active Impedance Control Mode**

For controlling the dynamic output voltage droop as a function of output current, the CSA gain and loadline programming can be scaled to be equal to the droop impedance of the regulator times the output current. This droop voltage is then used to set the input control voltage to the system. The droop voltage is subtracted from the DAC reference input voltage directly to tell the error amplifier where the output voltage should be. This allows enhanced feed−forward response.

#### **Output Current Monitor**

I<sub>MON</sub> is an analog output from the NCP4208 representing the total current being delivered to the load. It outputs an accurate current that is directly proportional to the current set by the  $I_{LIMFS}$  resistor. The current is then run through a parallel RC connected from the  $I_{MON}$  pin to the FBRTN pin to generate an accurately scaled and filtered voltage as per the VR11.1 specification. The size of the resistor is used to set the  $I_{MON}$  scaling.

and

$$
R_{CSA} = \frac{DCR(inductor) \times RCS}{R_{PH}} \qquad (eq. 7)
$$

 $I_{\text{IMON}} = 10 \times \frac{R_{\text{CSA}} \times I_{\text{LOAD}}}{R_{\text{max}}}$  (eq. 6) R<sub>ILIMFS</sub>

If the I<sub>MON</sub> and the OCP need to be changed based on the TDC of the CPU, then the I<sub>LIMFS</sub> resistor is the only component that needs to be changed. If the  $I_{MON}$  scaling is the only change needed then changing the I<sub>MON</sub> resistor accomplishes this.

The  $I_{MON}$  pin also includes an active clamp to limit the  $I_{MON}$  voltage to 1.15 V MAX while maintaining 900 mV MIN full scale accurate reporting.

#### **Current Control Mode and Thermal Balance**

The NCP4208 has individual inputs (SW1 to SW8) for each phase that are used for monitoring the current of each phase. This information is combined with an internal ramp to create a current balancing feedback system that has been optimized for initial current balance accuracy and dynamic thermal balancing during operation. This current balance information is independent of the average output current information used for positioning as described in the Output Current Sensing section.

The magnitude of the internal ramp can be set to optimize the transient response of the system. It also monitors the supply voltage for feed−forward control for changes in the supply. A resistor connected from the power input voltage to the RAMPADJ pin determines the slope of the internal PWM ramp.

The balance between the phases can be programmed using the I<sup>2</sup>C Phase Bal SW(x) commands (0xE3 to 0xEA).

This allows each phase to be adjusted if there is a difference in temperature due to layout and airflow considerations. The phase balance can be adjusted from a default gain of 5 (Bits  $4:0 = 10000$ ). The minimum gain programmable is  $3.75$  (Bits  $4:0 = 00000$ ) and the maximum gain is  $6.25$  (Bits  $4:0 = 11111$ ).

#### **Voltage Control Mode**

A high gain, high bandwidth, voltage mode error amplifier is used for the voltage mode control loop. The control input voltage to the positive input is set via the VID logic according to the voltages listed in Table [8](#page-18-0). The VID code is set using the VID Input pins or it can be programmed over the I2C using the VOUT\_Command. By default, the NCP4208 outputs a voltage corresponding to the VID Inputs. To output a voltage following the VOUT\_Command the user first needs to program the required VID Code. Then the VID\_EN Bits need to be enabled. The following is the sequence:

- 1. Program the required VID Code to the VOUT Command code (0x21).
- 2. Set the VID\_EN bit (Bit 3) in the VR Config 1A  $(0xD2)$  and on the VR Config 1B  $(0xD3)$ .

This voltage is also offset by the droop voltage for active positioning of the output voltage as a function of current, commonly known as active voltage positioning. The output of the amplifier is the COMP pin, which sets the termination voltage for the internal PWM ramps.

The negative input (FB) is tied to the output sense location with Resistor  $R_B$  and is used for sensing and controlling the output voltage at this point. A current source (equal to  $I_{REF}$ ) from the FB pin flowing through  $R_B$  is used for setting the no load offset voltage from the VID voltage. The no load voltage is negative with respect to the VID DAC for Intel CPU's. The main loop compensation is incorporated into the feedback network between FB and COMP.

An offset voltage can be added to the control voltage over the serial interface. This is done using Bits <5:0> of the VOUT\_CAL (0xDD) Command. The max offset that can be applied is  $\pm 200$  mV. The LSB size id 6.25 mV. A positive offset is applied when Bit  $5 = 0$ . A negative offset is applied when Bit  $5 = 1$ .

#### **Table 4. Offset Codes**



#### **Dynamic VID**

The NCP4208 has the ability to dynamically change the VID inputs while the controller is running. This allows the output voltage to change while the supply is running and supplying current to the load. This is commonly referred to as Dynamic VID (DVID). A DVID can occur under either light or heavy load conditions. The processor signals the controller by changing the VID inputs (or by programming a new VOUT\_Command) in a single or multiple steps from the start code to the finish code. This change can be positive or negative.

When a VID bit changes state, the NCP4208 detects the change and ignores the DAC inputs for a minimum of 200 ns. This time prevents a false code due to logic skew while the VID inputs are changing. Additionally, the first VID change initiates the PWRGD and CROWBAR blanking functions for a minimum of  $100 \mu s$  to prevent a false PWRGD or CROWBAR event. Each VID change resets the internal timer.

If a VID off code is detected the NCP4208 will wait for 5 usec to ensure that the code is correct before initiating a shutdown of the controller.

The NCP4208 also uses the TON\_Transition (0xD6) to limit the DVID slew rates. These can be encountered when the system does a large single VID step for power state changes, thus the DVID slew rate needs to be limited to prevent large inrush currents.

The transition slew rate is programmed using Bits <2:0> of the Ton Transition  $(0xD6)$  command code. Table 5 provides the transition rate values.





#### **Enhanced transient Mode**

The NCP4208 incorporates enhanced transient response for both load step up and load release. For load step up it senses the output of the error amp to determine if a load step up has occurred and then sequences on the appropriate number of phases to ramp up the output current.

For load release, it also senses the output of the error amp and uses the load release information to trigger the TRDET pin, which is then used to adjust the error amp feedback for optimal positioning. This is especially important during high frequency load steps.

Additional information is used during load transients to ensure proper sequencing and balancing of phases during high frequency load steps as well as minimizing the stress on components such as the input filter and MOSFET's.

#### **Current Reference**

The I<sub>REF</sub> pin is used to set an internal current reference. This reference current sets IFB. A resistor to ground programs the current based on the 1.8 V output.

$$
I_{REF} = \frac{1.8 \text{ V}}{R_{IREF}} \tag{eq.8}
$$

Typically,  $R_{IREF}$  is set to 121 k $\Omega$  to program I<sub>REF</sub> = 15 µA.

#### **Internal Delay Timer**

The delay times for the startup timing sequence are set by an internal timer. The default time is 2 msec which can be changed through the  $I<sup>2</sup>C$  interface. This timer is used for multiple delay timings (TD1, TD3, and TD5) during the

startup sequence. Also, it is used for timing the current limit latchoff as explained in the Current Limit section. The current limit timer is set to 4 times the delay timer.

The delay timer is programmed using Bits <2:0> of the Ton Delay command (0xD4). The delay can be programmed between 0.5 msec and 4 msec. Table 6 provides the programmable delay values.





#### **Current Limit, Short−Circuit and Latchoff Protection**

The NCP4208 compares a programmable current limit set point to the voltage from the output of the current sense amplifier. The level of current limit is set with the resistor from the ILIMFS pin to CSCOMP, and can be adjusted using the  $I<sup>2</sup>C$  interface.

The current limit threshold can be modified from the resistor programmed value by using the  $I<sup>2</sup>C$  interface using Bits <4:0> of the Current Limit Threshold command (0xE2). The limit is programmable between 50% of the external limit and 146.7% of the external limit. The resolution is 3.3%. The current limit threshold can be modified from the resistor programmed value by using the serial interface.

If the limit is reached and TD5 has completed, an internal latchoff delay time will start, and the controller will shut down if the fault is not removed. This delay is four times longer than the delay time during the startup sequence. The current limit delay time only starts after the TD5 has completed. If there is a current limit during startup, the NCP4208 will go through TD1 to TD5, and then start the latchoff time. As the controller continues to cycle the phases during the latchoff delay time, if the short is removed before the timer is complete, the controller can return to normal operation.

The latchoff function can be reset by either removing and reapplying the supply voltage to the NCP4208, or by toggling the EN pin low for a short time.

The OCP latchoff function can be disabled by using the  $I<sup>2</sup>C$  interface. Setting the CLIM EN bit (bit 1) of the VR Config 1A (0xD2) and VR Config 1B (0xD3) registers to 0 disables the current limit latchoff function. The NCP4208 can continue to operate in current limit indefinitely.

During startup when the output voltage is below 200 mV, a secondary current limit is active. This is necessary because the voltage swing of CSCOMP cannot go below ground. This secondary current limit limits controls of the internal COMP voltage to the PWM comparators to 1.5 V. This limits the voltage drop across the low−side MOSFETs through the current balance circuitry. Typical overcurrent latchoff waveforms are shown in Figure 9.



**Figure 9. Overcurrent Latchoff Waveforms Channel 1: CSREF, Channel 2: COMP, Channel 3: PWM1**

An inherent per phase current limit protects individual phases if one or more phases stops functioning because of a faulty component. This limit is based on the maximum normal mode COMP voltage.

#### **Power Good Monitoring**

The power good comparator monitors the output voltage via the CSREF pin. The PWRGD pin is an open−drain output whose high level (when connected to a pullup resistor) indicates that the output voltage is within the nominal limits specified in the specifications above based on the VID voltage setting. PWRGD goes low if the output voltage is outside of this specified range, if the VID DAC inputs are in no CPU mode, or whenever the EN pin is pulled low. PWRGD is blanked during a DVID event for a period of 100 us to prevent false signals during the time the output is changing.

The PWRGD circuitry also incorporates an initial turn−on delay time (TD5). Prior to the SS voltage reaching the programmed VID DAC voltage and the PWRGD masking time finishing, the PWRGD pin is held low. Once the SS circuit reaches the programmed DAC voltage, the internal timer operates.

The value for the PWRGD high limit and low limit can be programmed using the serial interface.

#### **Power State Indicator**

The  $\overline{PSI}$  pin is an input used to determine the operating state of the load. If this input is pulled low, the load is in a low power state and the controller asserts the ODN pin low, which can be used to disable phases and maintain better efficiency at lighter loads.

The sequencing into and out of low power operation is maintained to minimize output deviations as well as providing full power load transients immediately after exiting a low power state. The number of phases switched on when  $\overline{PSI}$  is asserted is set using Bits 7:6 of the Manufacturer Config Register 0x03. Table 7 shows which phases are enabled for each configuration.

┱

| # Phases<br>Running<br><b>Normally</b> | Code | # Phases<br>Running<br><b>During</b><br><b>PSI</b> | Current<br>Limit<br>Divided by: | <b>Phases</b><br>Running |
|----------------------------------------|------|----------------------------------------------------|---------------------------------|--------------------------|
| 8                                      | 00   | 1                                                  | 4                               | 1                        |
|                                        | 01   | $\overline{c}$                                     | 4                               | 1 and $5$                |
|                                        | 10   | 4                                                  | 2                               | 1, 3, 5, 7               |
|                                        | 11   | 4                                                  | 2                               | 1, 3, 5, 7               |
| $\overline{7}$                         | 00   | 1                                                  | 4                               | 1                        |
|                                        | 01   | 1                                                  | 4                               | 1                        |
|                                        | 10   | 1                                                  | 2                               | 1                        |
|                                        | 11   | 1                                                  | 2                               | 1                        |
| 6                                      | 00   | 1                                                  | 4                               | 1                        |
|                                        | 01   | $\overline{c}$                                     | 3                               | 1 and $4$                |
|                                        | 10   | 3                                                  | 2                               | 1, 3, 5                  |
|                                        | 11   | 1                                                  | 2                               | 1, 3, 5                  |
| 5                                      | 00   | 1                                                  | 4                               | 1                        |
|                                        | 01   | 1                                                  | 2                               | 1                        |
|                                        | 10   | 1                                                  | $\overline{c}$                  | 1                        |
|                                        | 11   | 1                                                  | $\overline{c}$                  | 1                        |
| 4                                      | 00   | 1                                                  | 4                               | 1                        |
|                                        | 01   | 1                                                  | 2                               | 1                        |
|                                        | 10   | 1                                                  | $\overline{c}$                  | 1                        |
|                                        | 11   | 1                                                  | 2                               | 1                        |
| 3                                      | 00   | 1                                                  | 3                               | 1                        |
|                                        | 01   | 1                                                  | 2                               | 1                        |
|                                        | 10   | 1                                                  | $\overline{c}$                  | 1                        |
|                                        | 11   | 1                                                  | 2                               | 1                        |
| 2                                      | 00   | 1                                                  | 2                               | 1                        |
|                                        | 01   | 1                                                  | 2                               | $\mathbf{1}$             |
|                                        | 10   | 1                                                  | 2                               | 1                        |
|                                        | 11   | 1                                                  | 2                               | 1                        |
| 1                                      | 00   | 1                                                  | 1                               | 1                        |
|                                        | 01   | 1                                                  | 1                               | 1                        |
|                                        | 10   | 1                                                  | 1                               | 1                        |
|                                        | 11   | 1                                                  | 1                               | 1                        |

**Table 7. Configuration and Enabled Phases # Phases**

#### **Output Crowbar**

As part of the protection for the load and output components of the supply, the PWM outputs are driven low (turning on the low−side MOSFETs) when the output voltage exceeds the upper crowbar threshold. This crowbar

action stops once the output voltage falls below the release threshold of approximately 300 mV.

The value for the crowbar limit follows the programmable PWRGD high limit.

Turning on the low−side MOSFETs pulls down the output as the reverse current builds up in the inductors. If the output overvoltage is due to a short in the high−side MOSFET, this action current limits the input supply or blows its fuse, protecting the microprocessor from being destroyed.

#### **Output Enable and UVLO**

For the NCP4208 to begin switching, the input supply current to the controller must be higher than the UVLO threshold and the EN pin must be higher than its 0.8 V threshold. This initiates a system startup sequence. If either UVLO or EN is less than their respective thresholds, the NCP4208 is disabled. This holds the PWM outputs at ground and forces PWRGD, ODN and OD1 signals low.

In the application circuit (see Figure [2\)](#page-2-0), the  $\overline{OD1}$  pin should be connected to the  $\overline{OD}$  inputs of the external drivers for the phases that are always on. The  $\overline{ODN}$  pin should be connected to the  $\overline{OD}$  inputs of the external drivers on the phases that are shut down during low power operation. Grounding the driver  $\overline{OD}$  inputs disables the drivers such that both DRVH and DRVL are grounded. This feature is important in preventing the discharge of the output capacitors when the controller is shut off. If the driver outputs are not disabled, a negative voltage can be generated during output due to the high current discharge of the output capacitors through the inductors.

The NCP4208 uses a shunt to generate 5.0 V from the 12 V supply range. A trade-off can be made between the power dissipated in the shunt resistor and the UVLO threshold. Figure 10 shows the typical resistor value needed to realize certain UVLO voltages. It also gives the maximum power dissipated in the shunt resistor for these UVLO voltages.



**Figure 10. Typical Shunt Resistor Value and Power Dissipation for Different UVLO Voltage**

#### **I 2C Interface**

Control of the NCP4208 is carried out using the  $I<sup>2</sup>C$ Interface. The NCP4208 SMBus address is 0x20 (010 0000). With the  $R/\overline{W}$  bit set to 0 this gives an 8 bit address of 0x40.

Data is sent over the serial bus in sequences of nine clock pulses: 8 bits of data followed by an acknowledge bit from the slave device. Transitions on the data line must occur during the low period of the clock signal and remain stable during the high period, because a low−to−high transition when the clock is high might be interpreted as a stop signal. The number of data bytes that can be transmitted over the serial bus in a single read or write operation is limited only by what the master and slave devices can handle.

1. When all data bytes have been read or written, stop conditions are established. In write mode, the master pulls the data line high during the tenth clock pulse to assert a stop condition. In read mode, the master device overrides the acknowledge bit by pulling the data line high during the low period before the ninth clock pulse; this is known as No Acknowledge. The master takes the data line low during the low period before the tenth clock pulse, and then high during the tenth clock pulse to assert a stop condition.

Any number of bytes of data can be transferred over the serial bus in one operation, but it is not possible to mix read and write in one operation because the type of operation is determined at the beginning and cannot subsequently be changed without starting a new operation.

In the NCP4208, write operations contain one, two or three bytes, and read operations contain one or

two bytes. The command code or register address determines the number of bytes to be read or written, See the register map for more information.

To write data to one of the device data registers or read data from it, the address pointer register must be set so that the correct data register is addressed (i.e. command code), and then data can be written to that register or read from it. The first byte of a read or write operation always contains an address that is stored in the address pointer register. If data is to be written to the device, the write operation contains a second data byte that is written to the register selected by the address pointer register.

This write byte operation is shown in Figure 12. The device address is sent over the bus, and then  $R/\overline{W}$  is set to 0. This is followed by two data bytes. The first data byte is the address of the internal data register to be written to, which is stored in the address pointer register. The second data byte is the data to be written to the internal data register.

2. The read byte operation is shown in Figure [13.](#page-16-0) First the command code needs to be written to the NCP4208 so that the required data is sent back. This is done by performing a write to the NCP4208 as before, but only the data byte containing the register address is sent, because no data is written to the register. A repeated start is then issued and a read operation is then performed consisting of the serial bus address;  $R/\overline{W}$  bit set to 1, followed by the data byte read from the data register.



<span id="page-16-0"></span>



- 3. It is not possible to read or write a data byte from a data register without first writing to the address pointer register, even if the address pointer register is already at the correct value.
- 4. In addition to supporting the send byte, the NCP4208 also supports the read byte, write byte, read word and write word protocols.

#### **Write Operations**

The following abbreviations are used in the diagrams:

- S—START
- P—STOP
- R—READ
- W—WRITE
- A—ACKNOWLEDGE
- A—NO ACKNOWLEDGE

The NCP4208 uses the following  $I<sup>2</sup>C$  write protocols.

### **Send Byte**

In this operation, the master device sends a single command byte to a slave device as follows:

- 1. The master device asserts a start condition on SDA.
- 2. The master sends the 7−bit slave address followed by the write bit (low).
- 3. The addressed slave device asserts ACK on SDA.
- 4. The master sends a command code.
- 5. The slave asserts ACK on SDA.
- 6. The master asserts a stop condition on SDA and the transaction ends.

For the NCP4208, the send byte protocol is used to clear Faults. This operation is shown in Figure 14.



**Figure 14. Send Byte Command**

If the master is required to read data from the register immediately after setting up the address, it can assert a repeat start condition immediately after the final ACK and carry out a single byte read without asserting an intermediate stop condition.

#### **Write Byte**

In this operation, the master device sends a command byte and one data byte to the slave device as follows: The master device asserts a start condition on SDA.

- 1. The master sends the 7−bit slave address followed by the write bit (low).
- 2. The addressed slave device asserts ACK on SDA.
- 3. The master sends a command code.
- 4. The slave asserts ACK on SDA.
- 5. The master sends a data byte.
- 6. The slave asserts ACK on SDA.
- 7. The master asserts a stop condition on SDA and the transaction ends.

The byte write operation is shown Figure 15.



#### **Figure 15. Single Byte Write to a Register**

#### **Write Word**

In this operation, the master device sends a command byte and two data bytes to the slave device as follows:

- 1. The master device asserts a start condition on SDA.
- 2. The master sends the 7−bit slave address followed by the write bit (low).
- 3. The addressed slave device asserts ACK on SDA.
- 4. The master sends a command code.
- 5. The slave asserts ACK on SDA.
- 6. The master sends the first data byte.
- 7. The slave asserts ACK on SDA.
- 8. The master sends the second data byte.
- 9. The slave asserts ACK on SDA.
- 10. The master asserts a stop condition on SDA and the transaction ends.

The word write operation is shown in Figure 16.



**Figure 16. Single Word Write to a Register**

#### **Block Write**

In this operation, the master device sends a command byte and a byte count followed by the stated number of data bytes to the slave device as follows:

- 1. The master device asserts a START condition on SDA.
- 2. The master sends the 7−bit slave address followed by the write bit (low).
- 3. The addressed slave device asserts ACK on SDA.
- 4. The master sends a command code.
- 5. The slave asserts ACK on SDA.
- 6. The master sends the byte count N
- 7. The slave asserts ACK on SDA.
- 8. The master sends the first data byte
- 9. The slave asserts ACK on SDA.
- 10. The master sends the second data byte.
- 11. The slave asserts ACK on SDA.
- 12. The master sends the remainder of the data byes.
- 13. The slave asserts an ACK on SDA after each data byte.
- 14. After the last data byte the master asserts a STOP condition on SDA.



**Figure 17. Block Write to a Register**

### **Read Operations**

The NCP4208 uses the following  $I<sup>2</sup>C$  read protocols.

### **Read Byte**

In this operation, the master device receives a single byte from a slave device as follows:

- 1. The master device asserts a start condition on SDA.
- 2. The master sends the 7−bit slave address followed by the write bit (low).
- 3. The addressed slave device asserts ACK on SDA.
- 4. The master sends a command code.
- 5. The slave asserted ACK on SDA.
- 6. The master sends a repeated start condition on SDA.
- 7. The master sends the 7 bit slave address followed by the read bit (high).
- 8. The slave asserts ACK on SDA.
- 9. The slave sends the Data Byte.
- 10. The master asserts NO ACK on SDA.
- 11. The master asserts a stop condition on SDA and the transaction ends.



#### **Figure 18. Single Byte Read from a Register**

#### **Read Word**

In this operation, the master device receives two data bytes from a slave device as follows:

- 1. The master device asserts a start condition on SDA.
- 2. The master sends the 7−bit slave address followed by the write bit (low).
- 3. The addressed slave device asserts ACK on SDA.
- 4. The master sends a command code.
- 5. The slave asserted ACK on SDA.
- 6. The master sends a repeated start condition on SDA.
- 7. The master sends the 7 bit slave address followed by the read bit (high).
- 8. The slave asserts ACK on SDA.
- 9. The slave sends the first Data Byte (low Data Byte).
- 10. The master asserts ACK on SDA.
- 11. The slave sends the second Data Byte (high Data Byte).
- 12. The masters asserts a No ACK on SDA
- 13. The master asserts a stop condition on SDA and the transaction ends.



### **Figure 19. Word Read from a Command Coder**

In this operation, the master device sends a command byte, the slave sends a byte count followed by the stated number of data bytes to the master device as follows:

- 1. The master device asserts a START condition on SDA.
- 2. The master sends the 7−bit slave address followed by the write bit (low).
- 3. The addressed slave device asserts ACK on SDA.
- 4. The master sends a REPEATED START condition on SDA.

- <span id="page-18-0"></span>5. The master sends the 7−bit slave address followed by the read bit (high).
- 6. The slave asserts ACK on SDA.
- 7. The slave sends the byte count N.
- 8. The master asserts ACK on SDA.
- 9. The slave sends the first data byte.
- 10. The master asserts ACK on SDA.
- 11. The slave sends the remainder of the data byes, the master asserts an ACK on SDA after each data byte.
- 12. After the last data byte the master asserts a No ACK on SDA.
- 13. The master asserts a STOP condition on SDA.

## **Configuration Register 1 (0xD1)**

Bit 3 BUS\_TO\_EN = 1; Bus timeout enabled.

#### **Table 8. VR11 and VR10.x VID CODES for the NCP4208**



**Figure 20. Block Write to a Command Coder**

### **I 2C Timeout**

The NCP4208 includes a  $I<sup>2</sup>C$  timeout feature. If there is no I2C activity for 35 ms, the NCP4208 assumes that the bus is locked and releases the bus. This prevents the device from locking or holding the I2C expecting data. The timeout feature can be disabled.





### **Table [8.](#page-18-0) VR11 and VR10.x VID CODES for the NCP4208**



### **Table [8.](#page-18-0) VR11 and VR10.x VID CODES for the NCP4208**



### **Table [8.](#page-18-0) VR11 and VR10.x VID CODES for the NCP4208**

# **Table 9. I2C Commands for the NCP4208**











j.









**QFN48 7x7, 0.5P** CASE 485AJ−01 ISSUE O DATE 27 APR 2007 1 48 NOTES: 1. DIMENSIONS AND TOLERANCING PER ASME **SCALE 2:1**  $\Box \longrightarrow \Box$ Y14.5M, 1994. ÈÈÈ 2. CONTROLLING DIMENSION: MILLIMETERS. 3. DIMENSION b APPLIES TO THE PLATED TERMINAL AND IS MEASURED ABETWEEN **PIN 1 LOCATION** 0.15 AND 0.30 MM FROM TERMINAL TIP. **EÈÈ**È EXPOSED **ACOPLANARITY APPLIES TO THE EXPOSED** PAD AS WELL AS THE TERMINALS. ÈÈÈ **E MILLIMETERS DIM MIN MAX A** 0.80 1.00 **A1** 0.00 0.05<br>**A3** 0.20 REF **2X L A3** 0.20 REF<br>**b** 0.20 0.3  $\bigcirc$  0.15 C **b** 0.20 0.30<br>**D** 7.00 BSC **D** 7.00 BSC **DETAIL A D2** 5.00 5.20 **2X OPTIONAL CONSTRUCTION E** 7.00 BSC  $0.15$  C  $|\triangle|$ **TOP VIEW 2X SCALE E2** 5.00 5.20 **e** 0.50 BS<br>**K** 0.20  $0.20$  − **(A3) L** 0.30 0.50  $\frac{1}{2}$  0.05 C **GENERIC A MARKING DIAGRAM\***  $\bigcirc$  0.08 C **A1**  $1\overline{O}$ **NOTE 4 SEATING PLANE C SIDE VIEW XXXXXXXX XXXXXXXX D2 DETAIL A** AWLYYWW **K 13 12 25** A = Assembly Location WL = Wafer Lot DOD YY = Year 둔 **E2** WW = Work Week DOO \*This information is generic. Please refer to device data sheet for actual part marking. marĸıng.<br>Pb−Free indicator, "G" or microdot " ■", **1 36** anno o o o o o o o o **48 37** may or may not be present. **b 48X e 48X L SOLDERING FOOTPRINT\***  $0.10$  $|C|A|B|$  $e/2$   $\rightarrow$   $\leftarrow$   $\qquad \qquad$   $\downarrow$   $\qquad \qquad$   $0.05$  C **NOTE 3** 5.20 **BOTTOM VIEW**  $\overline{1}$ 00000000001 1 ianna, **TUTULE** 

> \*For additional information on our Pb−Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

0.30 48X

00000000000

0.63 48X

Ý

7

E

DIMENSIONS: MILLIMETERS  $\leftarrow$  0.50 PITCH

Ξ

 $\Box$ 

7.30 2X



and ONS<del>C</del>MI are trademarks of Semiconductor Components Industries, LLC dba **onsemi** or its subsidiaries in the United S the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular<br>purpose, nor does **onsemi** assum special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.

onsemi, ONSOMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of **onsemi**'s product/patent coverage may be accessed at [www.onsemi.com/site/pdf/Patent](https://www.onsemi.com/site/pdf/Patent-Marking.pdf)−Marking.pdf. **onsemi** reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as–is" and **onsemi** makes no warranty, representation or guarantee regarding the accuracy of the<br>information, product features, availabili of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products<br>and applications using **onsemi** or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates,<br>and distributors harmless against associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal<br>Opportunity/Affirmative Action Employer. Thi

#### **ADDITIONAL INFORMATION**

**TECHNICAL PUBLICATIONS**: **Technical Library:** [www.onsemi.com/design/resources/technical](https://www.onsemi.com/design/resources/technical-documentation)−documentation **onsemi Website:** [www.onsemi.com](https://www.onsemi.com/)

**ONLINE SUPPORT**: [www.onsemi.com/support](https://www.onsemi.com/support?utm_source=techdocs&utm_medium=pdf) **For additional information, please contact your local Sales Representative at** [www.onsemi.com/support/sales](https://www.onsemi.com/support/sales)