

# **Integrated Driver and MOSFET**

### NCP402045

#### **Description**

The NCP402045 integrates a MOSFET driver, high-side MOSFET and low-side MOSFET into a single package.

The driver and MOSFETs have been optimized for high-current DC-DC buck power conversion applications. The NCP402045 integrated solution greatly reduces package parasitics and board space compared to a discrete component solution.

#### **Features**

- Capable of Average Currents up to 45 A
- Capable of Switching at Frequencies up to 2 MHz
- Capable of Peak Currents (10 ms) up to 75 A
- Compatible with 3.3 V or 5 V PWM Input
- Responds Properly to 3-level PWM Inputs
- Option for Zero Cross Detection with 3-level PWM
- Internal Bootstrap Diode
- Undervoltage Lockout
- Supports Intel® IMVP9.1/9.2 Low Power Features
- Thermal Warning output
- Thermal Shutdown

#### **Applications**

- Notebook, Tablet PC and Ultrabook
- Graphic Card
- Desktop and All-in-One Computers, V-Core and Non-V-Core Converters
- High-Current DC-DC Point-of-Load Converters



Figure 1. Application Schematic

1



PQFN31 5x5, 0.5P Case 483BR

#### **MARKING DIAGRAM**



402045 = Specific Device Code

A = Assembly Location

WL = Wafer Lot
YY = Year
WW = Work Week
= Pb-Free Package

(Note: Microdot may be in either location)

#### **PINOUT DIAGRAM**



#### **ORDERING INFORMATION**

| Device         | Package             | Shipping <sup>†</sup> |
|----------------|---------------------|-----------------------|
| NCP402045MNTWG | PQFN31<br>(Pb-Free) | 3000 /<br>Tape & Reel |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.



Figure 2. Block Diagram

#### **Table 1. PIN LIST AND DESCRIPTIONS**

| Pin No.   | Symbol     | Description                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1         | PWM        | PWM Control Input and Zero Current Detection Enable                                                                                                                                                                                                                                                                                                                                                                                       |
| 2         | SMOD#      | Skip Mode pin. 3-state input (see Table 1 LOGIC TABLE):  SMOD# = High → State of PWM determine whether the NCP402045 performs ZCD or not.  SMOD# = Mid → Connects PWM to internal resistor divider placing a bias voltage on PWM pin.  Otherwise, logic is equivalent to SMOD# in the high state.  SMOD# = Low → Placing PWM into mid-state pulls GH and GL low without delay.  There is an internal pull-up resistor to VCC on this pin. |
| 3         | VCC        | Control Power Supply Input                                                                                                                                                                                                                                                                                                                                                                                                                |
| 4, 32     | CGND, AGND | Signal Ground (pin 4 and pad 32 are internally connected)                                                                                                                                                                                                                                                                                                                                                                                 |
| 5         | воот       | Bootstrap Voltage                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 6         | nc         | Open pin (not used)                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 7         | PHASE      | Bootstrap Capacitor Return                                                                                                                                                                                                                                                                                                                                                                                                                |
| 8–11      | VIN        | Conversion Supply Power Input                                                                                                                                                                                                                                                                                                                                                                                                             |
| 12–15, 28 | PGND       | Power Ground                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 16–26     | VSW        | Switch Node Output                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 27, 33    | GL         | Low Side FET Gate Access (pin 27 and pad 33 are internally connected)                                                                                                                                                                                                                                                                                                                                                                     |
| 29        | VCCD       | Driver Power Supply Input                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 30        | DISB#      | Output disable pin. When this pin is pulled to a logic high level, the driver is enabled. There is an internal pull–down resistor on this pin.                                                                                                                                                                                                                                                                                            |
| 31        | THWN       | Thermal warning indicator. This is an open–drain output. When the temperature at the driver die reaches T <sub>THWN</sub> , this pin is pulled low.                                                                                                                                                                                                                                                                                       |

Table 2. ABSOLUTE MAXIMUM RATINGS (Electrical Information – all signals referenced to PGND unless noted otherwise)

| Pin Name/Parameter | Min          | Max                    | Unit |
|--------------------|--------------|------------------------|------|
| VCC, VCCD          | -0.3         | 6.5                    | V    |
| VIN                | -0.3         | 30                     | V    |
| BOOT (DC)          | -0.3         | 35                     | V    |
| BOOT (< 20 ns)     | −0.3 wrt/VSW | 40                     | V    |
| BOOT to PHASE (DC) | -0.3         | 6.5                    | V    |
| VSW, PHASE (DC)    | -0.3         | 30                     | V    |
| VSW (< 5 ns)       | -5           | 37                     | V    |
| PHASE (< 5 ns)     | -10          | 37                     | V    |
| All Other Pins     | -0.3         | V <sub>VCC</sub> + 0.3 | V    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

**Table 3. THERMAL INFORMATION** 

| Rating                                               | Symbol             | Value       | Unit |
|------------------------------------------------------|--------------------|-------------|------|
| Thermal Resistance (under On Semi SPS Thermal Board) | $\theta_{\sf JA}$  | 12.4        | °C/W |
|                                                      | θ <sub>J-PCB</sub> | 1.8         | °C/W |
| Operating Junction Temperature Range (Note 1)        | T <sub>J</sub>     | -40 to +150 | °C   |
| Operating Ambient Temperature Range                  | T <sub>A</sub>     | -40 to +125 | °C   |
| Maximum Storage Temperature Range                    | T <sub>STG</sub>   | -55 to +150 | °C   |
| Maximum Power Dissipation                            |                    | 10.5        | W    |
| Moisture Sensitivity Level                           | MSL                | 1           |      |

- The maximum package power dissipation must be observed.
   JESD 51-5 (1S2P Direct-Attach Method) with 0 LFM
- 3. JESD 51-7 (1S2P Direct-Attach Method) with 0 LFM

**Table 4. RECOMMENDED OPERATING CONDITIONS** 

| Parameter                 | Pin Name  | Conditions                                                                                           | Min | Тур | Max | Unit |
|---------------------------|-----------|------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Supply Voltage Range      | VCC, VCCD |                                                                                                      | 4.5 | 5.0 | 5.5 | V    |
| Conversion Voltage        | VIN       |                                                                                                      | 4.5 | 12  | 20  | V    |
| Continuous Output Current |           | F <sub>SW</sub> = 1 MHz, V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = 1.0 V, T <sub>A</sub> = 25°C     | -   | -   | 40  | Α    |
|                           |           | F <sub>SW</sub> = 300 kHz, V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = 1.0 V, T <sub>A</sub> = 25°C   | -   | -   | 45  | Α    |
| Peak Output Current       |           | $F_{SW}$ = 500 kHz, $V_{IN}$ = 12 V, $V_{OUT}$ = 1.0 V, Duration = 10 ms, Period = 1 s, $T_A$ = 25°C | -   | -   | 75  | Α    |
| Junction Temperature      |           |                                                                                                      | -40 | -   | 125 | °C   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

#### Table 5. ELECTRICAL CHARACTERISTICS

 $(V_{VCC} = V_{VCCD} = 5.0 \text{ V}, V_{VIN} = 12 \text{ V}, V_{DISB\#} = 5 \text{ V}, C_{VCCD} = C_{VCC} = 0.1 \,\mu\text{F}$  unless specified otherwise) Min/Max values are valid for the temperature range  $-40^{\circ}\text{C} \leq T_{J} \leq 125^{\circ}\text{C}$  unless noted otherwise, and are guaranteed by test, design or statistical correlation.

| Parameter                                    | Symbol                  | Conditions                                          | Min  | Тур   | Max  | Unit |
|----------------------------------------------|-------------------------|-----------------------------------------------------|------|-------|------|------|
| VCC/VCCD SUPPLY CURRENT                      |                         |                                                     | I.   | l     |      | I.   |
| Normal Mode (Ivcc+Ivccd)                     | IVCC_NM                 | DISB# = 5 V, PWM = 400 kHz                          | _    | 10.5  | 16   | mA   |
| Standby Current 1                            | IVCC_DIS                | DISB# = GND                                         | -    | 0.025 | 2    | μΑ   |
| Standby Current 2                            | IVCC_PWM_LO             | DISB# = HIGH, PWM = LOW, SMOD# = HIGH               | -    | 0.72  | 1.4  | mA   |
| Standby Current 3 (Ivcc+Ivccd)               |                         | DISB# = HIGH, PWM = HIGH,<br>SMOD#=HIGH             | -    | 0.87  | 1.65 | mA   |
| Standby Current 4 (Ivcc+Ivccd)               |                         | DISB# = HIGH, > 8 consecutive ZCD cycles, Fsw=25kHz | -    | 1.25  | 2.5  | mA   |
| Standby Current 5 (Ivcc+Ivccd)               |                         | DISB# = HIGH, PWM = Mid > 1 ms                      | -    | 300   | 600  | μΑ   |
| UNDERVOLTAGE LOCKOUT                         |                         |                                                     |      |       |      |      |
| UVLO Start Threshold                         | Vuvlo                   | VCC Rising                                          | 3.9  | 4.2   | 4.5  | V    |
| UVLO Hysteresis                              | Vuvlo_HYS               |                                                     | 200  | 300   | 400  | mV   |
| Output Overvoltage Trip Threshold at Startup | VSTART_OVP              | Power Startup time, VCC >POR                        | 3.05 | 3.25  | 3.5  | V    |
| BST UVLO Rising                              | VBST_UVLO_R             | BST - SW                                            | 3.35 | 3.7   | 4.05 | V    |
| BST UVLO Falling                             | VBST_UVLO_F             | BST - SW                                            | 3.07 | 3.4   | 3.75 | V    |
| DISB# INPUT                                  | •                       |                                                     |      | •     |      | l    |
| Rising TransitionThreshold                   |                         |                                                     | 1.1  | 1.67  | 2.0  | V    |
| Falling TransitionThreshold                  |                         |                                                     | 0.8  | 1.27  | 1.5  | V    |
| Hysteresis                                   | VDISB#_HYST             |                                                     | 250  | 400   | 600  | mV   |
| Active Pull-Down Resistance                  | RDISB#_ACT_PD           | DISB# to GND, T <sub>J</sub> = 25°C                 | 10   | 20    | 35   | Ω    |
| Passive Pull-Down Resistance                 | RDISB#_PAS_PD           | DISB# to GND                                        | -    | 300   | -    | kΩ   |
| Enable Time                                  | TDISB#_EN               |                                                     | 5    | 28    | 49   | μs   |
| Propagation DelayTime                        | TDISB#_PDT              | Disable time                                        | 2    | 16    | 25   | ns   |
| SMOD# INPUT                                  |                         |                                                     | •    | •     |      |      |
| SMOD# Input Voltage High                     | V <sub>SMOD_HI</sub>    |                                                     | 2.75 | -     | -    | V    |
| SMOD# Input Voltage Mid-state                | V <sub>SMOD#_MID</sub>  |                                                     | 1.25 | -     | 2.3  | V    |
| SMOD# Input Voltage Low                      | V <sub>SMOD_LO</sub>    |                                                     | _    | _     | 0.8  | V    |
| SMOD# Input Resistance                       | R <sub>SMOD#_UP</sub>   | Pull-up resistance to VCC                           | _    | 500   | _    | kΩ   |
| SMOD# Propagation Delay, Falling             | T <sub>SMOD#_PD_F</sub> | PWM = High-to-mid,<br>SMOD# = Low to GL = 90%       | -    | 5.8   | -    | ns   |
| SMOD# Propagation Delay, Rising              | T <sub>SMOD#_PD_R</sub> | PWM = High-to-mid,<br>SMOD# = High to GL = 10%      | -    | 8     | -    | ns   |
| ZCD FUNCTION                                 |                         |                                                     |      |       |      |      |
| Zero Cross Detect Threshold                  | V <sub>ZCD</sub>        |                                                     | -    | 0     | -    | mV   |
| ZCD Blanking + Debounce Time                 | t <sub>BLNK</sub>       |                                                     | -    | 100   | -    | ns   |
| SW Node Leakage Current                      | I <sub>SWN_LEAK</sub>   | T <sub>J</sub> = 25°C                               | -    | 4     | 10   | μΑ   |
| BOOSTSTRAP DIODE                             |                         |                                                     |      |       |      |      |
| Forward Voltage                              | V <sub>BST_F</sub>      | Forward Bias Current = 2.0 mA                       | 75   | 330   | 600  | mV   |
|                                              |                         | •                                                   |      |       |      | •    |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

Table 5. ELECTRICAL CHARACTERISTICS (continued)  $(V_{VCC} = V_{VCCD} = 5.0 \text{ V}, V_{VIN} = 12 \text{ V}, V_{DISB\#} = 5 \text{ V}, C_{VCCD} = C_{VCC} = 0.1 \ \mu\text{F} \text{ unless specified otherwise)} \ \text{Min/Max values are valid for the temperature range} \ -40^{\circ}\text{C} \leq T_{J} \leq 125^{\circ}\text{C} \ \text{unless noted otherwise, and are guaranteed by test, design or statistical correlation.}$ 

| Parameter                                             | Symbol                  | Conditions                                               | Min  | Тур  | Max | Unit |
|-------------------------------------------------------|-------------------------|----------------------------------------------------------|------|------|-----|------|
| PWM INPUT                                             |                         |                                                          |      |      |     |      |
| Input High Voltage                                    | V <sub>PWM_HI</sub>     |                                                          | 2.74 | -    | -   | V    |
| Input Mid-state Voltage                               | V <sub>PWM_MID</sub>    |                                                          | 1.2  | -    | 2.3 | V    |
| Input Low Voltage                                     | V <sub>PWM_LO</sub>     |                                                          | -    | -    | 0.8 | V    |
| Input Resistance                                      | R <sub>PWM_HIZ</sub>    | SMOD# = V <sub>SMOD</sub> #_HI or V <sub>SMOD</sub> #_LO | 10   | _    | -   | МΩ   |
| Input Resistance                                      | R <sub>PWM_BIAS</sub>   | SMOD# = V <sub>SMOD</sub> #_MID                          | _    | 14.5 | -   | kΩ   |
| PWM Input Bias Voltage                                | V <sub>PWM_BIAS</sub>   | SMOD# = V <sub>SMOD</sub> #_MID                          | 1.4  | 1.7  | 2.1 | V    |
| Non-overlap Delay, Leading Edge                       | T <sub>NOL_L</sub>      | GL Falling = 1 V to<br>GH–VSW Rising = 1 V               | 4    | 8    | 20  | ns   |
| Non-overlap Delay, Trailing Edge                      | T <sub>NOL_T</sub>      | GH-VSW Falling = 1 V to<br>GL Rising = 1 V               | 4    | 10.3 | 20  | ns   |
| PWM Propagation Delay, Rising                         | T <sub>PWM,PD_R</sub>   | PWM = High to GL = 90%                                   | 5    | 11   | 23  | ns   |
| PWM Propagation Delay, Falling                        | T <sub>PWM,PD_F</sub>   | PWM = Low to VSW = 90%                                   | 10   | 25   | 35  | ns   |
| Exiting PWM Mid-state Propagation Delay, Tri-to-Low   | T <sub>PWM_EXIT_L</sub> | PWM = Mid-to-Low to GL = 10%                             | 5    | 16   | 30  | ns   |
| Exiting PWM Mid-state Propagation Delay, Tri-to-High  | T <sub>PWM_EXIT_H</sub> | PWM = Mid-to-High to VSW = 10%                           | 2    | 17   | 35  | ns   |
| Low Power Mode Entry Delay                            | TLPM_ENT_D              |                                                          | 0.7  | 1.0  | 1.5 | ms   |
| Low Power Mode Exit Delay                             | TLPM_EX_D               |                                                          | 15   | 33   | 70  | ns   |
| Entering PWM Tri-State Propagation Delay, Low-to-Tri  |                         | SMOD# = V <sub>SMOD</sub> #_LO                           | 5    | 15   | 30  | ns   |
| Entering PWM Tri-State Propagation Delay, High-to-Tri |                         |                                                          | 10   | 27   | 32  | ns   |
| THERMAL WARNING & SHUTDOWN                            |                         |                                                          |      | •    | l   | l    |
| Thermal Warning Temperature                           | T <sub>THWN</sub>       | Temperature at Driver Die                                | -    | 150  | -   | °C   |
| Thermal Warning Hysteresis                            | T <sub>THWN_HYS</sub>   |                                                          | -    | 15   | -   | °C   |
| Thermal Shutdown Temperature                          | T <sub>THDN</sub>       | Temperature at Driver Die                                | -    | 180  | -   | °C   |
| Thermal Shutdown Hysteresis                           | T <sub>THDN_HYS</sub>   |                                                          | _    | 25   | -   | °C   |
| THWN Voltage                                          | V <sub>THWN</sub>       | 5 mA Sink                                                | _    | 300  | -   | mV   |
| HIGH-SIDE DRIVER                                      |                         |                                                          | •    |      |     | •    |
| Output Impedance, Sourcing                            | R <sub>SOURCE_GH</sub>  | Source Current = 100 mA                                  | -    | 1.2  | 2.2 | Ω    |
| Output Impedance, Sinking                             | R <sub>SINK_GH</sub>    | Sink Current = 100 mA                                    | _    | 1.0  | 2.0 | Ω    |
| SW Pull Down Resistance                               | SW_ <sub>PDR</sub>      | SW to PGND                                               | -    | 12   | -   | kΩ   |
| GH Pull Down Resistance                               | GH_ <sub>PDR</sub>      | GH to SW, BST-SW = 0 V                                   | -    | 200  | -   | kΩ   |
| LOW-SIDE DRIVER                                       | 1                       |                                                          | •    |      |     | •    |
| Output Impedance, Sourcing                            | R <sub>SOURCE_GL</sub>  | VCC = 5 V                                                | _    | 1.8  | 3.5 | Ω    |
| Output Impedance, Sinking                             | R <sub>SINK_GL</sub>    | VCC = 5 V                                                | _    | 0.4  | 0.9 | Ω    |
| GL Rise Time                                          | T <sub>R_GL</sub>       | GL = 10% to 90%, VCC = 5 V                               | _    | 26   | 40  | ns   |
| GL Fall Time                                          | T <sub>F_GL</sub>       | GL = 90% to 10%, VCC = 5 V                               | _    | 5.9  | 15  | ns   |
| GL Pull-down Resistance                               | GL_ <sub>PDR</sub>      | GL to PGND, VCC = PGND                                   | -    | 500  | -   | kΩ   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

Table 6. LOGIC TABLE

|       | INPUT TRUTH TABLE                          |          |   |              |  |  |  |
|-------|--------------------------------------------|----------|---|--------------|--|--|--|
| DISB# | DISB# PWM SMOD# (Note 4) GH (Not a Pin) GL |          |   |              |  |  |  |
| L     | X                                          | X        | L | L            |  |  |  |
| Н     | Н                                          | Х        | Н | L            |  |  |  |
| Н     | L                                          | Х        | L | Н            |  |  |  |
| Н     | MID                                        | H or MID | L | ZCD (Note 5) |  |  |  |
| Н     | MID                                        | L        | L | L (Note 6)   |  |  |  |

- 4. PWM input is driven to mid-state with internal divider resistors when SMOD# is driven to mid-state and PWM input is undriven externally.
- 5. GL goes low following 100 ns blanking time and then SW exceeding ZCD threshold.
- 6. There is no delay before GL goes low.

#### TYPICAL PERFORMANCE CHARACTERISTICS

(Test Conditions:  $V_{IN} = 12 \text{ V}$ ,  $V_{CC} = PV_{CC} = 5 \text{ V}$ ,  $V_{OUT} = 1 \text{ V}$ ,  $L_{OUT} = 250 \text{ nH}$ ,  $T_A = 25^{\circ}C$  and natural convection cooling, unless otherwise noted.)



Figure 3. Highside FET Forward Biased Safe Operating Area



Figure 4. Lowside FET Forward Biased Safe Operating Area

#### TYPICAL PERFORMANCE CHARACTERISTICS

(Test Conditions:  $V_{IN}$  = 12 V,  $V_{CC}$  =  $PV_{CC}$  = 5 V,  $V_{OUT}$  = 1 V,  $L_{OUT}$  = 250 nH,  $T_A$  = 25°C and natural convection cooling, unless otherwise noted.)



#### TYPICAL PERFORMANCE CHARACTERISTICS

(Test Conditions: V<sub>IN</sub> = 12 V, V<sub>CC</sub> = PV<sub>CC</sub> = 5 V, V<sub>OUT</sub> = 1 V, L<sub>OUT</sub> = 250 nH, T<sub>A</sub> = 25°C and natural convection cooling, unless otherwise noted.)



Figure 11. Power Loss vs. Switching Frequency



Figure 12. Power Loss vs. Input Voltage



Figure 13. Power Loss vs. Driver Supply Voltage



Figure 14. Power Loss vs. Output Voltage



Figure 15. Driver Supply Current vs. Switching Frequency



Figure 16. Driver Supply Current vs. Driver Supply Voltage

#### **APPLICATIONS INFORMATION**

#### **Theory of Operation**

The NCP402045 is an integrated driver and MOSFET module designed for use in a synchronous buck converter topology. The NCP402045 supports numerous application control definitions including ZCD (Zero Current Detect) and alternately PWM Tristate control. A PWM input signal is required to control the drive signals to the high–side and low–side integrated MOSFETs.

#### Low-Side Driver

The low-side driver drives an internal, ground-referenced low-R<sub>DS</sub>(on) N-Channel MOSFET. The voltage supply for the low-side driver is internally connected to the VCCD and PGND pins.

#### **High-Side Driver**

The high-side driver drives an internal, floating low-R<sub>DS</sub>(on) N-channel MOSFET. The gate voltage for the high side driver is developed by a bootstrap circuit referenced to Switch Node (VSW and PHASE) pins.

The bootstrap circuit is comprised of the integrated diode and an external bootstrap capacitor and resistor. When the NCP402045 is starting up, the VSW pin is at ground, allowing the bootstrap capacitor to charge up to VCCD through the bootstrap diode (see Figure 1). When the PWM input is driven high, the high-side driver turns on the high-side MOSFET using the stored charge of the bootstrap capacitor. As the high-side MOSFET turns on, the voltage at the VSW and PHASE pins rises. When the high-side MOSFET is fully turned on, the switch node settles to VIN and the BST pin settles to VIN + VCCD (excluding parasitic ringing).

#### **Bootstrap Circuit**

The bootstrap circuit relies on an external charge storage capacitor ( $C_{BST}$ ) and an integrated diode to provide current to the HS Driver. A multi–layer ceramic capacitor (MLCC) with a value greater than 100~nF should be used as the

bootstrap capacitor. An optional 1 to 4  $\Omega$  resistor in series with the bootstrap capacitor decreases the VSW overshoot.

#### **Power Supply Decoupling**

The NCP402045 sources relatively large currents into the MOSFET gates. In order to maintain a constant and stable supply voltage (VCCD) a low–ESR capacitor should be placed near the power and ground pins. A multi–layer ceramic capacitor (MLCC) between  $1~\mu F$  and  $4.7~\mu F$  is typically used.

A separate supply pin (VCC) is used to power the analog and digital circuits within the driver. A 1  $\mu F$  ceramic capacitor should be placed on this pin in close proximity to the NCP402045. It is good practice to separate the VCC and VCCD decoupling capacitors with a resistor (10  $\Omega$  typical) to avoid coupling driver noise to the analog and digital circuits that control the driver function (see Figure 1).

#### **Safety Timer and Overlap Protection Circuit**

It is important to avoid cross-conduction of the two MOSFETS which could result in a decrease in the power conversion efficiency or damage to the device.

The NCP402045 prevents cross-conduction by monitoring the status of the MOSFETs and applying the appropriate amount of non-overlap (NOL) time (the time between the turn-off of one MOSFET and the turn-on of the other MOSFET). When the PWM input pin is driven high, the gate of the low-side MOSFET (LSGATE) goes low after a propagation delay (tpdlGL). The time it takes for the low-side MOSFET to turn off is dependent on the total charge on the low-side MOSFET gate.

The NCP402045 monitors the gate voltage of both MOSFETs and the switch node voltage to determine the conduction status of the MOSFETs. Once the low-side MOSFET is turned off an internal timer delays (tpdhGH) the turn-on of the high-side MOSFET. When the PWM input pin goes low, the gate of the high-side MOSFET (HSGATE) goes low after the propagation delay (tpdlGH). The time to turn off the high-side MOSFET (tfGH) is dependent on the total gate charge of the high-side MOSFET. A timer is triggered once the high-side MOSFET stops conducting, to delay (tpdhGL) the turn-on of the low-side MOSFET.

#### **Zero Current Detect**

The Zero Current Detect PWM (ZCD\_PWM) mode is enabled when SMOD# is high (see Tables 6 and 8).

With PWM set to > VPWM\_HI, GL goes low and GH goes high after the non-overlap delay. When PWM is driven to < VPWM\_HI and to > VPWM\_LO, GL goes high after the non-overlap delay, and stays high for the duration of the ZCD blanking timer (T<sub>ZCD\_BLANK</sub>) and an 80 ns de-bounce timer. Once this timer expires, VSW is monitored for zero current detection, and GL is pulled low once zero current is detected. The threshold on VSW to determine zero current undergoes an auto-calibration cycle every time DISB# is brought from low to high. This auto-calibration cycle typically takes 25 µs to complete.

#### **PWM Input**

The PWM Input pin is a tri–state input used to control the HS MOSFET ON/OFF state. It also determines the state of the LS MOSFET. See Table 6 for logic operation. The PWM in some cases must operate with frequency programming resistances to ground. These resistances can range from  $10~k\Omega$  to  $300~k\Omega$  depending on the application. When SMOD# is set to > VSMOD#\_HI or to < VSMOD#\_LO, the input impedance to the PWM input is very high in order to avoid interferences with controllers that must use programming resistances on the PWM pin.

If SMOD# is set to < VSMOD#\_HI and > VSMOD#\_LO (Mid-State), the PWM pin undriven default voltage is set to Mid-State with internal divider resistances.

#### Disable Input (DISB#)

The DISB# pin is used to disable the GH to the High-Side FET to prevent power transfer. The pin has a pull-down resistance to force a disabled state when it is left unconnected. DISB# can be driven from the output of a logic device or set high with a pull-up resistance to VCC.

#### **Low Power Mode**

The NCP402045 offers a low power mode when PWM is at mid-state for  $> T_{LPM\_ENT\_DL}$ . The device will remain in this state until PWM has changed state  $+ T_{LPM\_EX\_DL}$ .

#### VCC Undervoltage Lockout

The VCC pin is monitored by an Undervoltage Lockout Circuit (UVLO). VCC voltage above the rising threshold enables the NCP402045.

Table 7. UVLO/DISB# LOGIC TABLE

| UVLO | DISB# Driver State |                        |
|------|--------------------|------------------------|
| L    | Х                  | Disabled (GH = GL = 0) |
| Н    | L                  | Disabled (GH = GL = 0) |
| Н    | Н                  | Enabled (See Table 6)  |
| Н    | Open               | Disabled (GH = GL = 0) |

When powering up, the power stage will sense the voltage of the switch node; if it is higher than Output Overvoltage Trip Threshold at Startup, a PreOVP protection will be triggered sending the IC into a latched off state: DISB# will be pulled low by its active pulldown and the LS FET will be turned on. This fault is released once VCC power is cycled and no fault is sensed. This fault is only active between POR and UVLO rising.

#### Thermal Warning/Thermal Shutdown Output

The THWN pin is an open drain output. When the temperature of the driver exceeds T<sub>THWN</sub>, the THWN pin is pulled low indicating a thermal warning. At this point, the part continues to function normally. When the temperature drops T<sub>THWN</sub><sub>HYS</sub> below T<sub>THWN</sub>, the THWN pin goes high. If the driver temperature exceeds T<sub>THDN</sub>, the part enters thermal shutdown and turns off both MOSFETs. Once the temperature falls T<sub>THDN</sub><sub>HYS</sub> below T<sub>THDN</sub>, the part resumes normal operation.

#### Skip Mode Input (SMOD#)

The SMOD# tri-state input pin has an internal pull-up resistance to VCC. When driven low, the SMOD# pin enables the low side synchronous MOSFET to operate independently of the internal ZCD function. When the SMOD# pin is set low while PWM is in the mid-state, the low side MOSFET is disabled to allow discontinuous mode operation.

The NCP402045 has the capability of internally connecting a resistor divider to the PWM pin. To engage this mode, SMOD# needs to be placed into mid–state. While in SMOD# mid–state, the IC logic is equivalent to SMOD# being in the high state.





NOTES: If the Zero Current Detect circuit detects zero current after the ZCD Wait timer period, the GL is driven low by the Zero Current Detect signal.

If the Zero Current Detect circuit detects zero current before the ZCD Wait timer period expires, the Zero Current detect signal is ignored and the GL is driven low at the end of the ZCD Wait timer period.

Figure 17. PWM Timing Diagram

For Use with Controllers with 3-State PWM and No Zero Current Detection Capability:

Table 8. LOGIC TABLE - 3-STATE PWM CONTROLLERS WITH NO ZCD

| PWM | SMOD# | GH (Not a Pin) | GL  |
|-----|-------|----------------|-----|
| Н   | H/M   | ON             | OFF |
| M   | H/M   | OFF            | ZCD |
| L   | H/M   | OFF            | ON  |

This section describes operation with controllers that are capable of 3 states in their PWM output and relies on the NCP402045 to conduct zero current detection during discontinuous conduction mode (DCM).

The SMOD# pin needs to either be set to 5 V or left disconnected. The NCP402045 has an internal pull-up resistor that connects to VCC that sets SMOD# to the logic high state if this pin is disconnected.

To operate the buck converter in continuous conduction mode (CCM), PWM needs to switch between the logic high

and low states. To enter into DCM, PWM needs to be switched to the mid-state.

Whenever PWM transitions to mid-state, GH turns off and GL turns on. GL stays on for the duration of the de-bounce timer and ZCD blanking timers. Once these timers expire, the NCP402045 monitors the VSW voltage and turns GL off when VSW exceeds the ZCD threshold voltage. By turning off the LS FET, the body diode of the LS FET allows any positive current to go to zero but prevents negative current from conducting.

SMOD# High or Mid



Figure 18. Timing Diagram – 3-State PWM Controller, No ZCD

For Use with Controllers with 3-state PWM and Zero Current Detection Capability:

Table 9. LOGIC TABLE - 3-STATE PWM CONTROLLERS WITH ZCD

| PWM | SMOD# | GH (Not a Pin) | GL  |
|-----|-------|----------------|-----|
| Н   | L     | ON             | OFF |
| M   | L     | OFF            | OFF |
| L   | L     | OFF            | ON  |

This section describes operation with controllers that are capable of 3 PWM output levels and have zero current detection during discontinuous conduction mode (DCM).

The SMOD# pin needs to be pulled low (below  $V_{SMOD\#\ LO}).$ 

To operate the buck converter in continuous conduction mode (CCM), PWM needs to switch between the logic high

and low states. During DCM, the controller is responsible for detecting when zero current has occurred, and then notifying the NCP402045 to turn off the LS FET. When the controller detects zero current, it needs to set PWM to mid-state, which causes the NCP402045 to pull both GH and GL to their off states without delay.



Figure 19. Timing Diagram - 3-State PWM Controller, with ZCD

#### **RECOMMENDED PCB LAYOUT**



Figure 20. Top Copper Layer (Viewed from Top)



Figure 21. Bottom Copper Layer (Viewed from Top)

#### **RECOMMENDED PCB FOOTPRINT (OPTION 1)**



## LAND PATTERN RECOMMENDATION

#### RECOMMENDED MOUNTING FOOTPRINT

For additional information on our Pb–Free strategy and soldering details, please download the **onsemi** Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

Figure 22. Recommended PCB Footprint (Option 1)

#### **RECOMMENDED PCB FOOTPRINT (OPTION 2)**



## LAND PATTERN RECOMMENDATION

#### RECOMMENDED MOUNTING FOOTPRINT

For additional information on our Pb–Free strategy and soldering details, please download the **onsemi** Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

Figure 23. Recommended PCB Footprint (Option 2)





#### **SCALE 2.5:1**

○ 0.10 C

○ 0.10 C

PIN 1 REFERENCE

#### PQFN31 5X5, 0.5P CASE 483BR ISSUE D

A В **DATE 13 FEB 2023** 

#### NOTES:

(A3)

- DDES NOT FULLY CONFORM TO JEDEC REGISTRATION MO-220, DATES MAY/2005. DIMENSIONING AND TOLERANCING PER ASME Y14.5, 2009. CONTROLLING DIMENSION MILLIMETERS DIMENSIONS DO NOT INCLUDE BURRS AND SMEAR OR MOLD
- DIMENSIONS DO NOT INCLUDE BORRS AND SMEAR OR MILLS
  FLASH.
  MOLD FLASH OR BURRS AND SMEAR DO NOT EXCEED 0.10MM.
  DIMENSION 6 AND BI APPLIES TO PLATED TERMINAL AND IS
  MEASURED BETWEEN 0.15 AND 0.30 FROM THE TERMINAL TIP.







<u>DETAIL</u> ′A′ (SCALE 2:1)



TOP VIEW

SIDE VIEW

SEE DETAIL 'A'



|     | MILLIMETERS    |                |      |  |  |
|-----|----------------|----------------|------|--|--|
| DIM |                | MIN. NOM. MAX. |      |  |  |
| Α   | 0.70           | 0.75           | 0.80 |  |  |
| A1  | 0.00           | -              | 0.05 |  |  |
| АЗ  | 0.15           | 0.20           | 0.25 |  |  |
| b   | 0.20           | 0.25           | 0.30 |  |  |
| b1  | 0.13           | 0.18           | 0.30 |  |  |
| D   | 4.90           | 5.00           | 5.10 |  |  |
| D2  | 3.70           | 3.80           | 3.90 |  |  |
| D3  | 0.75           | 0.85           | 0.95 |  |  |
| D4  | 1.88           | 1.98           | 2.08 |  |  |
| D5  | 1.22           | 1.32           | 1.42 |  |  |
| D6  | 0.45           | 0.55           | 0.65 |  |  |
| D7  |                | 0.38 REF       |      |  |  |
| Е   | 4.90           | 5.00           | 5.10 |  |  |
| E2  | 1.82           | 1.92           | 2.02 |  |  |
| E3  | 0.93           | 1.03           | 1.13 |  |  |
| E4  | 0.93           | 1.03           | 1.13 |  |  |
| E5  | 0.93           | 1.03           | 1.13 |  |  |
| E6  | 0.20 0.30 0.40 |                |      |  |  |
| E7  | 0.22 REF       |                |      |  |  |
| е   | 0.50 BSC       |                |      |  |  |
| e/2 | 0.25 BSC       |                |      |  |  |
| e/3 |                | 0.25 BSC       |      |  |  |
| e/4 |                | 0.75 BSC       |      |  |  |
| e/5 |                | 0.25 BSC       |      |  |  |
| k1  |                | 0.40 REF       |      |  |  |
| k2  |                | 0.45 REF       |      |  |  |
| k3  |                | 0.40 REF       |      |  |  |
| k4  |                | 0.30 REF       |      |  |  |
| k5  |                | 0.55 REF       |      |  |  |
| k6  |                | 0.50 REF       |      |  |  |
| k7  |                | 0.40 REF       |      |  |  |
| L   | 0.30           | 0.40           | 0.50 |  |  |
| L1  | 0.30           | 0.40           | 0.50 |  |  |
| L2  | 0.15           | 0.25           | 0.35 |  |  |
| m   |                | 0.15 REF       |      |  |  |
| n   |                | 0.80 REF       |      |  |  |
| р   | 2.28 REF       |                |      |  |  |
| q   | 2.38 REF       |                |      |  |  |
| r   | 0.80 REF       |                |      |  |  |
|     | 0.625 REF      |                |      |  |  |

| DOCUMENT NUMBER: | 98AON13680G      | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | PQFN31 5X5, 0.5P |                                                                                                                                                                                     | PAGE 1 OF 2 |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves brisefin and of 160 m are trademarked so defined values of services and of the confined values and of the values of the confined values and of the values of the confined values and of the values of the v special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

#### PQFN31 5X5, 0.5P CASE 483BR ISSUE D

**DATE 13 FEB 2023** 



\* For additional information on our Pb-Free strategy and soldering details, please download the DNSEMI Soldering and Mounting Techniques Reference Manual, SDLDERRM/D.

| MARKING DIAGRAM*  O  XXXXXXXX  XXXXXXXX  AWLYYWW*  (N | XXXX = Specific Device Code A = Assembly Location WL = Wafer Lot YY = Year WW = Work Week = = Pb-Free Package lote: Microdot may be in either location) | *This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. |
|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

| DOCUMENT NUMBER: | 98AON13680G      | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | PQFN31 5X5, 0.5P |                                                                                                                                                                                     | PAGE 2 OF 2 |

onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales