

# 10 Mb/s Industrial Ethernet MAC + PHY IC Controller

(802.3cg 10BASE-T1S Compliant)

## **NCN26010**

The NCN26010 device is an IEEE 802.3cg compliant Ethernet Transceiver including a Media Access Controller (MAC), a PLCA Reconciliation Sublayer (RS) and a 10BASE–T1S PHY designed for industrial multi–drop Ethernet. It provides all physical layer functions needed to transmit and receive data over a single unshielded twisted pair. NCN26010 communicates to host MCUs via the Open Alliance MACPHY SPI protocol.

#### **Features**

- 10BASE-T1S IEEE 802.3cg Compliant
- 3.3 V Supply Voltage
- Two Configurable Digital Outputs that can Drive Low Current LEDs
- Low Profile 4 mm x 4 mm QFN 32
- Integrated MAC and 10BASE-T1S PHY
- Open Alliance Compatible SPI Interface for Exchanging Configuration and Data Frames to Host
- Supports IEEE802.3 CSMA/CD Collision Detection
- Physical Layer Collision Avoidance (PLCA) through Local Configuration for Collision–Free Operation on a Shared Medium (Multi Drop)
- Enhanced Noise Immunity Mode, Allowing Communication at Noise Levels Exceeding IEEE 802.3cg Specifications

1

- Supports >8 Nodes over >25 m UTP Cable
- Fast Startup: <100 ms
- Support for Bootstrap in Isolated Mode
- These are Pb-Free Devices

#### **Typical Applications**

- Industrial Automation
- Sensor Interfacing
- Home / Building Control
- Security and Field Instrumentation



CASE 485GH

#### MARKING DIAGRAM



#### NCN26010XMNTXG

26010 = Specific Device Code
A = Assembly Site
WL, L = Wafer Lot Number
Y = Year of Production
WW = Work Week Number
YW = Assembly Start Week
CCCCC = Country of Origin Code
= Pb-Free Package

(Note: Microdot may be in either location)

#### PIN CONFIGURATION



(Top View)

#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 53 of this data sheet.

## **TABLE OF CONTENTS**

| Pin Description                  | 4 |
|----------------------------------|---|
| Absolute Maximum Ratings         | 5 |
| Recommended Operation Conditions | 5 |
| Electrical Characteristics       | 6 |
| Detailed Description             | 9 |



NOTE: Internal power distribution and GND lines from Power Supply block are not shown.

Figure 1. NCN26010 Block Diagram

#### **PIN DESCRIPTION**

**Table 1. PIN DESCRIPTION** 

| Pin | Name      | I/O            | Туре                               | Function                                                                                                                                                                                                                                                                                                                                                             |
|-----|-----------|----------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | ХО        | Output         | XTAL                               | Clock Crystal Connection. If a quartz crystal is used as a clock source, one pin of the crystal is connected to this pin. If an external clock source is used, XO shall be left floating (no connect.)                                                                                                                                                               |
| 2   | XI        | Input          | XTAL                               | System Clock / Crystal Connection. Optionally connected to an external crystal or a 3.3 V LVCMOS reference clock signal.                                                                                                                                                                                                                                             |
| 3   | GND       | Ground         | GND                                | Analog Ground                                                                                                                                                                                                                                                                                                                                                        |
| 4   | VDD       | Supply         | PWR                                | 3.3 V Supply                                                                                                                                                                                                                                                                                                                                                         |
| 5   | GND       | Ground         | GND                                | Ground                                                                                                                                                                                                                                                                                                                                                               |
| 6   | LINEP     | Bi-Directional | Analog                             | MDI Data Line (Positive)                                                                                                                                                                                                                                                                                                                                             |
| 7   | LINEN     | Bi-Directional | Analog                             | MDI Data Line (Negative)                                                                                                                                                                                                                                                                                                                                             |
| 8   | VDRVN     | Bi-Directional | Analog                             | TX Driver regulator output Connect to an off-chip 2.2 μF decoupling capacitor                                                                                                                                                                                                                                                                                        |
| 9   | GND       | Ground         | GND                                | Ground                                                                                                                                                                                                                                                                                                                                                               |
| 10  | GND       | Ground         | GND                                | Ground                                                                                                                                                                                                                                                                                                                                                               |
| 11  | LED1/DIO1 | Output         | 8X-LVCMOS                          | General Purpose IO with programmable pull-up/down. This pin can be configured to drive an external LED (through a proper bias resistor) or other circuitry.                                                                                                                                                                                                          |
| 12  | LED0/DIO0 | Output         | 8X-LVCMOS                          | General Purpose IO with programmable pull-up/down. This pin can be configured to drive an external LED (through a proper bias resistor) or other circuitry.                                                                                                                                                                                                          |
| 13  | RSTn      | Bi-Directional | 8X-Open Drain /<br>Schmitt-Trigger | Active–low asynchronous reset pin. This pin features an internal pull–up of 54 k $\Omega$ typical. For noise sensitive applications <b>onsemi</b> recommends the use of an external 10 k $\Omega$ pull–up resistor to VDDIO. To prevent permanent damage, when driving this from a MCU or any active driver, make sure that such driver is configured as open drain. |
| 14  | GND       | Ground         | GND                                | Ground                                                                                                                                                                                                                                                                                                                                                               |
| 15  | SCLK      | Input          | Schmitt-Trigger                    | SPI clock input                                                                                                                                                                                                                                                                                                                                                      |
| 16  | IRQn      | Output         | 4X-Open Drain                      | Active low Interrupt request, can be configured to trigger on various events                                                                                                                                                                                                                                                                                         |
| 17  | VDDIO     | Supply         | PWR                                | 3.3 V supply for Digital IO, can also be set to 2.5 V to support 2.5 V LVCMOS                                                                                                                                                                                                                                                                                        |
| 18  | MOSI      | Input          | Schmitt-trigger                    | SPI data input                                                                                                                                                                                                                                                                                                                                                       |
| 19  | CSn       | Input          | Schmitt-trigger                    | Active low Chip Select, selects the device for SPI communication                                                                                                                                                                                                                                                                                                     |
| 20  | CLKO      | Output         | 4X-LVCMOS                          | 25 MHz clock output. Can provide a clock source for other devices like Micro Controllers or FPGAs on the same PCB.  Note that this output is designed to drive a maximum of four LVCMOS input loads. When using this output to drive a 2.5 V I/O, it is recommended to add an external clock buffer.                                                                 |
| 21  | VDDIO     | Supply         | PWR                                | 3.3 V supply for Digital IO. Can also be set to 2.5 V to support 2.5 V LVCMOS                                                                                                                                                                                                                                                                                        |
| 22  | GND       | Ground         | GND                                | Ground                                                                                                                                                                                                                                                                                                                                                               |
| 23  | MISO      | Output         | 8X-LVCMOS                          | SPI data output                                                                                                                                                                                                                                                                                                                                                      |
| 24  | GND       | Ground         | GND                                | Ground                                                                                                                                                                                                                                                                                                                                                               |
| 25  | NC        |                |                                    | Do not connect                                                                                                                                                                                                                                                                                                                                                       |
| 26  | NC        |                |                                    | Do not connect                                                                                                                                                                                                                                                                                                                                                       |
| 27  | NC        |                |                                    | Do not connect                                                                                                                                                                                                                                                                                                                                                       |
| 28  | DVDD      | Bi-Directional | Analog                             | Output of the LDO supplying the digital core. Connect to 2.2 $\mu\text{F}$ decoupling capacitance.                                                                                                                                                                                                                                                                   |
| 29  | DVDD      | Bi-Directional | Analog                             | Always connect to pin 28 in the application                                                                                                                                                                                                                                                                                                                          |
| 30  | GND       | Ground         | GND                                | Ground                                                                                                                                                                                                                                                                                                                                                               |

**Table 1. PIN DESCRIPTION** 

| Pin | Name | I/O    | Type | Function                                    |  |
|-----|------|--------|------|---------------------------------------------|--|
| 31  | GND  | Ground | GND  | Ground                                      |  |
| 32  | NC   |        |      | Reserved, do not connect in the application |  |
| EP  | GND  | Ground | GND  | Exposed Pad                                 |  |

#### **ABSOLUTE MAXIMUM RATINGS**

**Table 2. ABSOLUTE MAXIMUM RATINGS** 

| Symbol                  | Description                                                        | Value        | Unit |
|-------------------------|--------------------------------------------------------------------|--------------|------|
| VDD                     | Chip Supply                                                        | -0.3 to 3.63 | V    |
| GND                     | Ground                                                             | -0.3 to 0    | V    |
| T <sub>STG</sub>        | Storage Temperature Range                                          | -65 to 150   | °C   |
| T <sub>SLD</sub>        | Lead Temperature, Soldering (10 Sec.)                              | 260          | °C   |
| LINEP                   | Line Voltage P                                                     | -30 to 30    | V    |
| LINEN                   | Line Voltage N                                                     | -30 to 30    | V    |
| ESD <sub>HBM</sub>      | ESD Capability, Human Body Model (Note 1)                          | 2            | kV   |
| ESD <sub>HBM_LINE</sub> | ESD Capability for LINEP and LINEN Pins, Human Body Model (Note 1) | 8            | kV   |
| ESD <sub>CDM</sub>      | ESD Capability, Charged Device Model (Note 1)                      | 0.5          | kV   |
| LU                      | Latch-up Current Immunity (Note 1)                                 | 100          | mA   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### **RECOMMENDED OPERATING RANGES**

**Table 3. RECOMMENDED OPERATING CONDITIONS** 

| Symbol           | Rating                         | Min  | Тур | Max  | Unit |
|------------------|--------------------------------|------|-----|------|------|
| VDD              | Chip Supply                    | 2.97 | 3.3 | 3.63 | V    |
| VDDIO            | I/O Supply for 3.3 V Operation | 2.97 | 3.3 | 3.63 | V    |
| VDDIO            | I/O Supply for 2.5 V Operation | 2.25 | 2.5 | 2.75 | V    |
| GND              | Ground                         | -    | 0   | _    | V    |
| T <sub>AMB</sub> | Ambient Operating Temperature  | -40  | -   | 125  | °C   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

#### PACKAGE THERMAL CHARACTERISTICS

**Table 4. PACKAGE THERMAL CHARACTERISTICS** 

| Symbol        | Rating                         | Rating Device  |      | Unit |
|---------------|--------------------------------|----------------|------|------|
| $\Theta_{JA}$ | Junction-to-Ambient, Still Air | NCN26010XMNTXG | 56.5 | K/W  |

Tested using the following methods @ T<sub>A</sub> = 25°C: ESD Human Body Model per JESD22–A114 ESD Charged Device Model per ESD STM5.3.1 Latch-up Current per JESD78

#### **ELECTRICAL CHARACTERISTICS**

**Table 5. ELECTRICAL CHARACTERISTICS** (These specifications are over recommended supply voltage and operating free-air temperature unless otherwise noted.)

| Symbol                | Rating                                                                                                             | Condition                                  | Min      | Тур  | Max            | Unit |
|-----------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------|----------|------|----------------|------|
| SUPPLY PO             | OWER                                                                                                               |                                            |          |      |                |      |
| P <sub>ACTIVE</sub>   | Power Consumption (Transmitting and Receiving Ethernet Packets)                                                    | VDDIO = VDD = 3.3 V ±10%                   | -        | 150  | 215            | mW   |
| P <sub>ACTIVERX</sub> | Receive only Power Consumption (Powered On, but not Transmitting Ethernet Packets)                                 | VDDIO = VDD = 3.3 V ±10%                   | -        | 75   | =              | mW   |
| P <sub>IDLE</sub>     | Idle Power Consumption (Clocked and Enabled,<br>but not Transmitting or Actively Receiving, No<br>Activity on SPI) | VDDIO = VDD = 3.3 V ±10%                   | -        | 55   | -              | mW   |
| СГОСК                 |                                                                                                                    |                                            |          |      |                |      |
| F <sub>XTAL</sub>     | XTAL Clock Frequency                                                                                               | VDD = VDDIO = 3.3 V ±10%                   | -100 ppm | 25   | + 100 ppm      | MHz  |
| F <sub>EXT</sub>      | External Clock Frequency                                                                                           | VDD = 3.3 V ±10%,<br>VDDIO = 2.5 V ±10%    | -100 ppm | 25   | +100 ppm       | MHz  |
| F <sub>SPI</sub>      | SPI Clock Frequency                                                                                                | VDD = VDDIO = 3.3 V ±10%                   | -        | -    | 25             | MHz  |
|                       |                                                                                                                    | VDD = 3.3 V ±10%,<br>VDDIO = 2.5 V ±10%    | _        | -    | 20             |      |
| LINE TRAN             | SMITTER CHARACTERISTICS                                                                                            |                                            |          |      |                |      |
| BIT <sub>f</sub>      | Data Rate (10BASE-T1S)                                                                                             |                                            | _        | _    | 10             | Mb/s |
| $V_{OUTpp}$           | Peak Differential Output (Peak-to-peak) (Note 2)                                                                   | VDD = 3.3 V ±10%<br>TX_GAIN = default      | 800      | 1000 | 1200           | mV   |
| $J_{TX}$              | Cycle-to-Cycle Jitter                                                                                              |                                            | _        | 0.2  | 1              | ns   |
| t <sub>rise</sub>     | Rise Time                                                                                                          | VDD = 3.3 V ±10%                           | _        | 10   | -              | ns   |
| t <sub>fall</sub>     | Fall Time                                                                                                          | VDD = 3.3 V ±10%                           | _        | 10   | _              | ns   |
| R <sub>OUT</sub>      | Output Impedance                                                                                                   | VDD = 3.3 V ±10%                           | 40       | 50   | 60             | Ω    |
| LINE RECE             | IVER CHARACTERISTICS (at the MDI)                                                                                  |                                            |          |      |                |      |
| $V_{THRX}$            | Receiver Threshold                                                                                                 |                                            | -        | 0    | -              | mV   |
| V <sub>EDRX</sub>     | Energy Detection Threshold (Note 2)                                                                                | VDD = 3.3 V ±10%<br><u>RX_ED</u> = default | -        | 250  | -              | mV   |
| V <sub>acc</sub>      | Threshold Accuracy                                                                                                 |                                            | -30      | _    | 30             | mV   |
| V <sub>CM</sub>       | Common Mode Voltage Range                                                                                          |                                            | -20      | _    | 20             | V    |
| R <sub>IN</sub>       | Differential Input Resistance                                                                                      | Driver is High–Z<br>(Not Transmitting)     | 25       | 40   | 60             | kΩ   |
| C <sub>IN</sub>       | Differential Input Capacitance (at 20 MHz)                                                                         |                                            | -        | 5.5  | 7.5            | pF   |
| DIGITAL IO            | s                                                                                                                  |                                            |          |      |                |      |
| $V_{IL}$              | LVCMOS Input Level Low                                                                                             | VDDIO = 2.5 V ±10%                         | -0.3     | _    | 0.7            | V    |
|                       |                                                                                                                    | VDDIO = 3.3 V ±10%                         | -0.3     | =    | 0.8            | V    |
| V <sub>IH</sub>       | LVCMOS Input Level High                                                                                            | VDDIO = 2.5 V ±10%                         | 1.7      | -    | VDDIO +<br>0.3 | V    |
|                       |                                                                                                                    | VDDIO = 3.3 V ±10%                         | 2.0      | -    | VDDIO +<br>0.3 | V    |
| $V_{t-}(V_{IL})$      | Schmitt Trigger Input Level Low                                                                                    | VDDIO = 2.5 V ±10%                         | 0.7      | -    | 1.5            | V    |
|                       |                                                                                                                    | VDDIO = 3.3 V ±10%                         | 0.7      | -    | 1.9            | V    |
| $V_{t+}(V_{IH})$      | Schmitt Trigger Input Level High                                                                                   | VDDIO = 2.5 V ±10%                         | 0.9      | _    | 1.7            | V    |
|                       |                                                                                                                    | VDDIO = 3.3 V ±10%                         | 0.9      | -    | 2.1            | V    |

Table 5. ELECTRICAL CHARACTERISTICS (These specifications are over recommended supply voltage and operating free-air temperature unless otherwise noted.) (continued)

| Symbol                           | Rating                           | Condition                                                                              | Min             | Тур | Max   | Unit |  |  |  |  |
|----------------------------------|----------------------------------|----------------------------------------------------------------------------------------|-----------------|-----|-------|------|--|--|--|--|
| $V_{hyst} \ ( V_{t+} - V_{t-} )$ | Schmitt Trigger Input Hysteresis | VDDIO = 2.5 V ±10%                                                                     | 0.2             | -   | 1.0   | V    |  |  |  |  |
| $( V_{t+}-V_{t-} )$              |                                  | VDDIO = 3.3 V ±10%                                                                     | 0.2             | -   | 1.4   | V    |  |  |  |  |
| V <sub>OL</sub>                  | Output Level Low                 | VDDIO = 2.5 V - 10%<br>4X-Type (Note 3)<br>IOL = 2.48 mA                               | 0               | -   | 0.45  | V    |  |  |  |  |
|                                  |                                  | VDDIO = 2.5 V - 10%<br>8X-Type<br>IOL = 4.83 mA                                        |                 |     |       |      |  |  |  |  |
|                                  |                                  | VDDIO = 3.3 V - 10%<br>4X-Type<br>IOL = 2.93 mA                                        | 0               | -   | 0.4   | V    |  |  |  |  |
|                                  |                                  | VDDIO = 3.3 V - 10%<br>8X-Type<br>IOL = 5.65 mA                                        |                 |     |       |      |  |  |  |  |
| V <sub>OH</sub>                  | Output Level High                | VDDIO = 2.5 V -10%<br>4X-Type<br>IOH = -2.63 mA                                        | VDDIO –<br>0.45 | -   | VDDIO | V    |  |  |  |  |
|                                  |                                  | VDDIO = 2.5 V -10%<br>8X-Type<br>IOH = -5.11 mA                                        |                 |     |       |      |  |  |  |  |
|                                  |                                  | VDDIO = 3.3 V - 10%<br>4X-Type<br>IOH = 3.19 mA                                        | VDDIO –<br>0.4  | -   | VDDIO | V    |  |  |  |  |
|                                  |                                  | VDDIO = 3.3 V - 10%<br>8X-Type<br>IOH = -6.12 mA                                       |                 |     |       |      |  |  |  |  |
| I <sub>IL</sub>                  | Input Current Low                | $0.0 \text{ V} \le \text{Vin} \le \text{VDDIO}, \text{ max}$ supply = $3.63 \text{ V}$ | -11             | -   | 11    | μΑ   |  |  |  |  |
| I <sub>IH</sub>                  | Input Current High               | $0.0 \text{ V} \le \text{Vin} \le \text{VDDIO}, \text{ max}$ supply = $3.63 \text{ V}$ | -11             | -   | 11    | μΑ   |  |  |  |  |
| R <sub>PU</sub>                  | Pull-Up Resistance               |                                                                                        | 33              | 54  | 103   | kΩ   |  |  |  |  |
| R <sub>PD</sub>                  | Pull-Down Resistance             |                                                                                        | 30              | 44  | 73    | kΩ   |  |  |  |  |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

2. Default Value, can be altered by device configuration.

<sup>3. 4</sup>X and 8X denote the number of std LVCMOS input loads the buffer is designed to drive.

#### **SPI Interface Timing**



Figure 2. SPI Interface AC Timing Diagram

Table 6.

| Symbol            | Item                          | Condition               | Min | Тур | Max  | Unit |
|-------------------|-------------------------------|-------------------------|-----|-----|------|------|
| t <sub>clkp</sub> | SPI Clock Period              | VDDIO = 2.25 V - 3.63 V | 40  | -   | -    | ns   |
| t <sub>su</sub>   | Data Input Setup Time         | VDDIO = 2.25 V - 3.63 V | 8   | -   | -    | ns   |
| t <sub>hd</sub>   | Data Input Hold Time          | VDDIO = 2.25 V - 3.63 V | 5   | -   | -    | ns   |
| t <sub>dv</sub>   | Output Data Valid             | VDDIO = 3.3 V ±10%      | -   | -   | 12   | ns   |
|                   |                               | VDDIO = 2.5 V ±10%      | -   | -   | 14.5 |      |
| t <sub>otv</sub>  | CS Low to MISO Out Valid      | VDDIO = 3.3 V ±10%      | -   | -   | 12   | ns   |
|                   |                               | VDDIO = 2.5 V ±10%      | -   | -   | 14.5 |      |
| t <sub>fc</sub>   | CS Low to Rising Edge of SCLK | VDDIO = 2.25 V - 3.63 V | 20  | -   | -    | ns   |
| t <sub>csh</sub>  | SCLK Falling to CS De-assert  | VDDIO = 2.25 V - 3.63 V | 5   | -   | -    | ns   |
|                   |                               | VDDIO = 2.5 V ±10%      | 5   | -   | 14.5 |      |
| t <sub>dz</sub>   | CS De-assert to MISO HIGH-Z   | VDDIO = 3.3 V ±10%      | -   | -   | 12   | ns   |
|                   |                               | VDDIO = 2.5 V ±10%      | -   | -   | 14.5 |      |

#### **DETAILED DESCRIPTION**

The NCN26010 is a 10BASE-T1S Physical Layer Transceiver as specified in IEEE 802.3cg with integrated Media Access Controller (MAC) and PLCA Reconciliation Sublayer.

It supports operation over a shared media (multi-drop) network segment with at least up to 25 m of a single twisted pair (UTP / STP) connection.

NCN26010 provides a Serial Peripheral Interface (SPI) in slave mode, allowing low pin count connection to standard, off–the–shelf Microcontrollers or other SPI host devices. The NCN26010 provides a shared bus speed of 10 Mb/s in Half–Duplex mode.

The MACPHY's SPI protocol is compliant to the specification issued by the Open Alliance<sup>4</sup>.

The NCN26010 can be locally configured to run Physical Layer Collision Avoidance (PLCA), which supports at least 8 nodes on the shared medium, depending on environmental conditions.

PLCA improves data throughput under high network load and provides additional benefits:

- Nodes are granted transmit opportunities using a round robin arbitration scheme, enabling fair shared-access to the medium.
- By avoiding multiple back-off and retry events in the embedded MAC, maximum latencies are significantly reduced.
- Protects against the "babbling idiot" problem, as a single station can only transmit when granted an opportunity to do so.

The integration of the PLCA reconciliation sublayer (PLCA RS) in the device enables connected hosts to take full advantage of collision–free Ethernet communication on a single twisted pair, shared medium.

The integrated CSMA/CD 10 Mb/s MAC provides the following features:

- Multiple MAC address filtering
- Broadcast / Multicast filtering
- Promiscuous Mode (accept any frame regardless of type or destination address)
- FCS generation / checking
- Statistic / Diagnostic Counters
- Status reporting
- Factory-provided unique MAC address.

The SPI Protocol handler supports:

- 8 byte, 16 byte, 32 byte and 64 byte data chunks
- Both "Store & Forward" and "Cut-Through" operation
- Protected and Unprotected control transactions
- 4 kByte TX-Buffer
- 4 kByte RX-Buffer

Additional non-standard features are implemented into NCN26010:

- Enhanced Noise Immunity PMA operation (ENI)
- Collision detection masking
- PLCA Precedence Mode
- PLCA coordinator selection

The NCN26010 runs off a single 3.3 V supply.

The integrated crystal oscillator circuitry allows the use of an external CMOS oscillator, a quartz crystal, or any other external clock source, as long as its accuracy is in line with the specifications.

<sup>4.</sup> OPEN Alliance "TC6 - 10BASE-T1x MACPHY Serial interface Version 1.0", available from http://www.opensig.org



#### **Boot Options**

The NCN26010 offers two boot modes that can be selected using pin DIO0 as strapping pin during boot (hard reset or power up).

- NORMAL mode, DIO0 = 0: The NCN26010 works as a standard 10BASE-T1S MACPHY, connecting to the host via an SPI interface
- ISOLATED mode, DIO1 = 1: Same as NORMAL mode, except that all interface pins are kept in high impedance until the ISOLATED mode is disabled via SPI. Interrupt requests and SPI communication remain fully functional in this mode.



Figure 3. Basic Application Diagram

Table 7. RECOMMENDED EXTERNAL COMPONENTS FOR THE APPLICATION DIAGRAM

| Component                         | Function                                                                   | Value   | Unit | Note                                      |
|-----------------------------------|----------------------------------------------------------------------------|---------|------|-------------------------------------------|
| C <sub>VDD</sub>                  | Filtering Capacitor, Ceramic                                               | 2.2     | μF   | ±20%                                      |
| C <sub>VIO</sub>                  | Filtering Capacitor, Ceramic                                               | 100     | nF   | ±10%                                      |
| C <sub>DRVN</sub>                 | Filtering Capacitor, Ceramic                                               | 2.2     | μF   | ±20%                                      |
| C <sub>DVDD</sub>                 | Filtering Capacitor, Ceramic                                               | 2.2     | μF   | ±20%                                      |
| L <sub>VIN</sub>                  | Noise Suppression Chip Ferrite Bead                                        | 1       | kΩ   | At 100 MHz                                |
| R <sub>IRQ</sub>                  | IRQ Pull Up Resistor                                                       | 10      | kΩ   |                                           |
| Х                                 | Crystal                                                                    | 25      | MHz  | 100 ppm or better, C <sub>L</sub> = 12 pF |
| R <sub>XS</sub>                   | Series Resistor                                                            | 0       | Ω    | Depending on drive Level of the Crystal X |
| C <sub>XI</sub> , C <sub>XO</sub> | Load Capacitors                                                            | 15      | pF   | <10%                                      |
| CMC                               | Common Mode Choke (e.g. Murata DLW43MH201XK2L or TDK ACT1210E-241-2P-TL00) | 200     | μН   |                                           |
| C <sub>P</sub> ,C <sub>N</sub>    | DC-blocking Coupling Capacitors                                            | 100     | nF   | <10%, 50 V                                |
| R <sub>P</sub> , R <sub>N</sub>   | Termination Resistor (Only for Head/Tail Nodes)                            | 49.9    | Ω    | <1%                                       |
| C <sub>S</sub>                    | Capacitor                                                                  | 4.7     | nF   | <10%, 50 V                                |
| R <sub>S</sub>                    | Resistor                                                                   | 100     | kΩ   | <10%, ≥0.1 W                              |
| ESD                               | ESD Protection                                                             | ESD7241 |      | optional                                  |



Figure 4. NCN26010 Simplified Block Diagram

#### **Register Memory Map**

The NCN26010 provides the registers in memory map selection groups. See the below table for details.

**Table 8. MEMORY MAP SELECTION GROUPS** 

| MMS | Width | Memory Map Description                                |
|-----|-------|-------------------------------------------------------|
| 0   | 32    | Standard SPI Control and Status, PHY MIIM (Clause 22) |
| 1   | 32    | MAC registers                                         |
| 2   | 16    | PHY- PCS Registers (IEEE802.3 MMD3)                   |
| 3   | 16    | PHY- PMA/PMD Registers (IEEE802.3 MMD 1)              |
| 4   | 16    | PHY – PCLA and vendor specific Registers (MMD 31)     |
| 12  | 16    | Vendor Specific Registers                             |

The OA-SPI protocol always treats registers as 32 bit. Registers that are 16 bit wide have the two most significant bytes read as 0x00. For write commands to 16-bit registers, the two most significant bytes are ignored.

In this document, each register is defined by a table containing the following attributes:

- MMS: The target MMS (memory map selector) that together with ADDR uniquely identifies the register.
- ADDR: The 16-bit target address within the specified MMS at which the register can be accessed.
- DESCRIPTION: A brief description of the register and its purpose.

In the same table, each bit–field is further qualified by the following attributes:

- BIT: The bit position/range at which the field is located within the register.
- ACCESS: The allowed access type of the field, as specified in Table 9.
- SIGNAL: The name of the field.
- DEFAULT: The initial value of the register after a reset.

Table 9. DESCRIPTION OF REGISTER FIELD ACCESS TYPES USED IN THIS DOCUMENT

| Access  | Description                                                                                                                                                       |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RW      | The field can be read from and written to.                                                                                                                        |
| RW-x    | Once the field is written to value "x", it cannot be changed by a new write. Such field can only be cleared by a reset event.                                     |
| RO      | The field is read only. Writes to a RO field are ignored. If a DEFUALT value is present, then the field is a constant.                                            |
| RO-SC   | Read only field that self-clears on read.                                                                                                                         |
| RO-SCW  | Read only field that clears on write. Writing to this field causes the field to be set to its reset state                                                         |
| RO-SCWx | Read only field with self-clear on writing value "x". RO-SCW1 means the field clears to its reset value when writing a '1'. SCW0 clears the field by writing a 0. |
| RW-SCR  | The field is a Read-Write, which self clears after a read access.                                                                                                 |
| RW-SC   | The field is a Read-Write field, whose content is cleared to its default value after the underlying operation completed.                                          |
| RO-LH   | Read-Only, Latch high on occurrence of the underlying event. Clears on read.                                                                                      |
| RO-LL   | Read-Only, Latch low on occurrence of the underlying event. Clears on read.                                                                                       |

**Table 10. MEMORY MAP** 

| MMS | Address       | Name   | Bit   | 7   | 6    | 5        | 4      | 3        | 2       | 1          | 0     |  |  |
|-----|---------------|--------|-------|-----|------|----------|--------|----------|---------|------------|-------|--|--|
| 0   | <u>0x0000</u> | IDVER  | 31:24 |     |      |          |        |          |         |            |       |  |  |
|     |               |        | 23:16 |     |      |          |        |          |         |            |       |  |  |
|     |               |        | 15:8  |     |      |          |        |          |         |            |       |  |  |
|     |               |        | 7:0   |     | MAJ  | VER      |        |          | MIN     | VER        |       |  |  |
|     | <u>0x0001</u> | PHYID  | 31:24 |     |      |          | OUI[   | 2:17]    |         |            |       |  |  |
|     |               |        | 23:16 |     |      |          |        |          |         |            |       |  |  |
|     |               |        | 15:8  |     |      | OUI[1    | 18:23] |          |         | MODEL[5:4] |       |  |  |
|     |               |        | 7:0   |     | MODE | L[3:0]   |        |          | Re      | ev         |       |  |  |
|     | <u>0x0002</u> | STDCAP | 31:24 |     |      |          | RESE   | RVED     |         |            |       |  |  |
|     |               |        | 23:16 |     |      |          | RESE   | RVED     |         |            |       |  |  |
|     |               |        | 15:8  |     |      | RESERVED |        |          | TXFCSVC | IPRAC      | DPRAC |  |  |
|     |               |        | 7:0   | CTC | FTSC | AIDC     | SEQC   | RESERVED |         | MINCPS     |       |  |  |
|     | <u>0x0003</u> | RESET  | 31:24 |     |      |          |        |          |         |            |       |  |  |
|     |               |        | 23:16 |     |      |          |        |          |         |            |       |  |  |
|     |               |        | 15:8  |     |      |          |        |          |         |            |       |  |  |

#### Table 10. MEMORY MAP (continued)

| labio | e IO. Mi           | EMORY MAP  | (continu | ed)     |          |          |          |         |          |          |          |
|-------|--------------------|------------|----------|---------|----------|----------|----------|---------|----------|----------|----------|
| MMS   | Address            | Name       | Bit      | 7       | 6        | 5        | 4        | 3       | 2        | 1        | 0        |
|       |                    |            | 7:0      |         |          |          |          |         |          |          | RESET    |
| 0     | <u>0x0004</u>      | CONFIG0    | 31:24    |         |          |          |          |         |          |          |          |
|       |                    |            | 23:16    |         |          |          |          |         |          |          |          |
|       |                    |            | 15:8     | SYNC    | TXFCSVE  | CSARFE   | ZARFE    | TXCTI   | IRESH    | TXCTE    | RXCTE    |
|       |                    |            | 7:0      | FTSE    | FTSS     | PROTE    | SEQE     | RSVD    |          | CPS      | II.      |
|       | 0x0005 -<br>0x0007 | RESERVED   | 31:24    |         | •        |          | RESE     | RVED    |          |          |          |
|       | 0x0007             |            | 23:16    |         |          |          |          |         |          |          |          |
|       |                    |            | 15:8     |         |          |          |          |         |          |          |          |
|       |                    |            | 7:0      |         |          |          |          |         |          |          |          |
|       | 0x0008             | STATUS0    | 31:24    |         |          |          |          |         |          |          |          |
|       |                    |            | 23:16    |         |          |          |          |         |          |          |          |
|       |                    |            | 15:8     |         |          |          | CDPE     | TXFCSE  | RESERVED | RESERVED | RESERVED |
|       |                    |            | 7:0      | PHYINT  | RESETC   | HDRE     | LOFE     | RXBOE   | TXBUE    | TXBOE    | TXPE     |
|       | 0x0009 -           | RESERVED   | 31:24    |         | TILGETO  | TIBILE   | <u> </u> | RVED    | IABOL    | IXBGE    | 1741 E   |
|       | 0x000A             | TILOLITVLD | 23:16    |         |          |          | TILOL    | ITVLD   |          |          |          |
|       |                    |            | 15:8     |         |          |          |          |         |          |          |          |
|       |                    |            |          |         |          |          |          |         |          |          |          |
|       | 0+000B             | DUECTO     | 7:0      |         |          |          |          |         |          |          |          |
|       | <u>0x000B</u>      | BUFSTS     | 31:24    |         |          |          |          |         |          |          |          |
|       |                    |            | 23:16    |         |          |          |          | ·-      |          |          |          |
|       |                    |            | 15:8     |         |          |          |          | KC      |          |          |          |
|       | _                  |            | 7:0      |         |          |          | R        | CA      |          |          |          |
|       | <u>0x000C</u>      | IMSK0      | 31:24    |         |          |          |          |         |          |          |          |
|       |                    |            | 23:16    |         |          |          | •        | 1       |          |          |          |
|       |                    |            | 15:8     |         |          | 1        | CDPEM    | TXFCSEM |          | RESERVED | 1        |
|       |                    |            | 7:0      | PHYINTM | RESETCM  | HDREM    | LOFEM    | RXBOEM  | TXBUEM   | TXBOEM   | TXPEM    |
|       | 0x000D –<br>0xFEFF | F RESERVED | 31:24    |         |          |          | RESE     | RVED    |          |          |          |
|       |                    |            | 23:16    |         |          |          |          |         |          |          |          |
|       |                    |            | 15:8     |         |          |          |          |         |          |          |          |
|       |                    |            | 7:0      |         |          |          |          |         |          |          |          |
|       | <u>0xFF00</u>      | PHYCTRL    | 31:24    |         |          |          |          |         |          |          |          |
|       |                    |            | 23:16    |         |          |          |          |         |          |          |          |
|       |                    |            | 15:8     | RESET   | LOOPBACK | SPEEDLSB | LNKCTRL  |         | ISOLATE  | LNKRST   | DUPLEX   |
|       |                    |            | 7:0      | COLTST  | SPEEDMSB |          |          |         |          |          |          |
|       | <u>0xFF01</u>      | PHYSTATUS  | 31:24    |         |          |          |          |         |          |          |          |
|       |                    |            | 23:16    |         |          |          |          |         |          |          |          |
|       |                    |            | 15:8     |         |          |          |          | 10MHALF |          |          |          |
|       |                    |            | 7:0      | UNIDIR  | SUPRPRE  | LNKNEG   | RMTFLT   | AUTONEG | LNKSTS   | JABDET   | EXTCAP   |
|       | <u>0xFF02</u>      | PHYID0     | 31:24    |         |          |          |          |         |          |          |          |
|       |                    |            | 23:16    |         |          |          |          |         |          |          |          |
|       |                    |            | 15:8     |         |          |          | OUI      | [3:18]  |          |          |          |
|       |                    |            | 7:0      |         |          |          |          |         |          |          |          |
|       | <u>0xFF03</u>      | PHYID1     | 31:24    |         |          |          |          |         |          |          |          |
|       |                    |            | 23:16    |         |          |          |          |         |          |          |          |
|       |                    |            | 15:8     |         |          | OUI[     | 19:24]   |         |          | MODE     | EL[5:4]  |
| L     | <u> </u>           |            | 7:0      |         | MODI     | EL[3:0]  |          |         | CHIF     | PREV     |          |
| 1     | <u>0x0000</u>      | MACCTRL0   | 31:24    |         |          |          |          |         |          |          |          |
|       |                    |            | 23:16    |         |          | IPGNF    | BKOD     | NFCSF   | MCSF     | BCSF     | ADRF     |
|       |                    |            | 15:8     |         |          |          |          |         |          |          | FCSA     |
|       |                    |            | 7:0      |         |          |          |          |         |          | TXEN     | RXEN     |
|       | 0x0001             | RESERVED   | 31:24    |         |          |          | RESE     | RVED    |          |          |          |
|       | 0x000F             |            | 23:16    |         |          |          |          |         |          |          |          |
|       |                    |            | 15:8     |         |          |          |          |         |          |          |          |
| I     |                    |            |          |         |          |          |          |         |          |          |          |

Table 10. MEMORY MAP (continued)

| MMS | Address            | Name             | Bit   | 7  | 6 | 5 | 4        | 3                   | 2 | 1 | 0 |
|-----|--------------------|------------------|-------|----|---|---|----------|---------------------|---|---|---|
|     |                    |                  | 7:0   |    |   |   |          |                     |   |   |   |
| 1   | <u>0x0010</u>      | ADDRFILT0L       | 31:24 |    |   |   | ADDRF    | ILT0[31:0]          |   |   |   |
|     |                    |                  | 23:16 |    |   |   |          |                     |   |   |   |
|     |                    |                  | 15:8  |    |   |   |          |                     |   |   |   |
|     |                    |                  | 7:0   |    |   |   |          |                     |   |   |   |
|     | 0x0011             | ADDRFILT0H       | 31:24 | EN |   |   |          |                     |   |   |   |
|     | 57.001.            | 7.551.1.121.01.1 | 23:16 |    |   |   |          |                     |   |   |   |
|     |                    |                  | 15:8  |    |   |   | ADDREI   | LT0[47:32]          |   |   |   |
|     |                    |                  | 7:0   |    |   |   | 71001111 | L10[47.0 <b>L</b> ] |   |   |   |
|     | 0x0012             | ADDRFILT1L       | 31:24 |    |   |   | ADDDE    | ILT1[31:0]          |   |   |   |
|     | 00012              | ADDITIETTE       | 23:16 |    |   |   | ADDITIO  | ILT 1[31.0]         |   |   |   |
|     |                    |                  | -     |    |   |   |          |                     |   |   |   |
|     |                    |                  | 7:0   |    |   |   |          |                     |   |   |   |
|     | 0.0010             | ADDDEH T411      |       | EN |   |   |          |                     |   |   |   |
|     | <u>0x0013</u>      | ADDRFILT1H       | 31:24 | EN |   |   |          |                     |   |   |   |
|     |                    |                  | 23:16 |    |   |   |          |                     |   |   |   |
|     |                    |                  | 15:8  |    |   |   | ADDRFI   | LT1[47:32]          |   |   |   |
|     |                    |                  | 7:0   |    |   |   |          |                     |   |   |   |
|     | <u>0x0014</u>      | ADDRFILT2L       | 31:24 |    |   |   | ADDRF    | ILT2[31:0]          |   |   |   |
|     |                    |                  | 23:16 |    |   |   |          |                     |   |   |   |
|     |                    |                  | 15:8  |    |   |   |          |                     |   |   |   |
|     |                    |                  | 7:0   |    |   |   |          |                     |   |   |   |
|     | <u>0x0015</u>      | ADDRFILT2H       | 31:24 | EN |   |   |          |                     |   |   |   |
|     |                    |                  | 23:16 |    |   |   |          |                     |   |   |   |
|     |                    |                  | 15:8  |    |   |   | ADDRFI   | LT2[47:32]          |   |   |   |
|     |                    |                  | 7:0   |    |   |   |          |                     |   |   |   |
|     | <u>0x0016</u>      | ADDRFILT3L       | 31:24 |    |   |   | ADDRF    | ILT3[31:0]          |   |   |   |
|     |                    |                  | 23:16 |    |   |   |          |                     |   |   |   |
|     |                    |                  | 15:8  |    |   |   |          |                     |   |   |   |
|     |                    |                  | 7:0   |    |   |   |          |                     |   |   |   |
|     | <u>0x0017</u>      | ADDRFILT3H       | 31:24 | EN |   |   |          |                     |   |   |   |
|     |                    |                  | 23:16 |    |   |   |          |                     |   |   |   |
|     |                    |                  | 15:8  |    |   |   | ADDRFI   | LT3[47:32]          |   |   |   |
|     |                    |                  | 7:0   |    |   |   |          |                     |   |   |   |
|     | 0x0018 –<br>0x001F | RESERVED         | 31:24 |    |   |   | RESE     | ERVED               |   |   |   |
|     | 0,0011             |                  | 23:16 |    |   |   |          |                     |   |   |   |
|     |                    |                  | 15:8  |    |   |   |          |                     |   |   |   |
|     |                    |                  | 7:0   |    |   |   |          |                     |   |   |   |
|     | <u>0x0020</u>      | ADDRMASK0L       | 31:24 |    |   |   | ADDRMA   | ASK0[31:0]          |   |   |   |
|     |                    |                  | 23:16 |    |   |   |          |                     |   |   |   |
|     |                    |                  | 15:8  |    |   |   |          |                     |   |   |   |
|     |                    |                  | 7:0   |    |   |   |          |                     |   |   |   |
|     | <u>0x0021</u>      | ADDRMASK0H       | 31:24 |    |   |   |          |                     |   |   |   |
|     |                    |                  | 23:16 |    |   |   |          |                     |   |   |   |
|     |                    |                  | 15:8  |    |   |   | ADDRMA   | SK0[47:32]          |   |   |   |
|     |                    |                  | 7:0   |    |   |   |          |                     |   |   |   |
|     | <u>0x0022</u>      | ADDRMASK1L       | 31:24 |    |   |   | ADDRMA   | ASK1[31:0]          |   |   |   |
|     |                    |                  | 23:16 |    |   |   |          |                     |   |   |   |
|     |                    |                  | 15:8  |    |   |   |          |                     |   |   |   |
|     |                    |                  | 7:0   |    |   |   |          |                     |   |   |   |
|     | <u>0x0023</u>      | ADDRMASK1H       | 31:24 |    |   |   |          |                     |   |   |   |
|     |                    |                  | 23:16 |    |   |   |          |                     |   |   |   |
|     |                    |                  | 15:8  |    |   |   | ADDRMA   | SK1[47:32]          |   |   |   |
|     |                    |                  |       |    |   |   |          | ,                   |   |   |   |

#### Table 10. MEMORY MAP (continued)

| MMS | Address            | Name          | Bit   | 7 | 6 | 5 | 4         | . 3.         | 2 | 1 |   | 0 |
|-----|--------------------|---------------|-------|---|---|---|-----------|--------------|---|---|---|---|
|     |                    |               | 7:0   |   | 1 | 1 | I .       |              | 1 |   | 1 |   |
| 1   | 0x0024             | ADDRMASK2L    | 31:24 |   |   |   | ADDRMA    | \SK2[31:0]   |   |   |   |   |
| ·   |                    |               | 23:16 |   |   |   |           | []           |   |   |   |   |
|     |                    |               | 15:8  |   |   |   |           |              |   |   |   |   |
|     |                    |               | 7:0   |   |   |   |           |              |   |   |   |   |
|     | 0x0025             | ADDRMASK2H    | 31:24 |   |   |   |           |              |   |   |   |   |
|     | <u>0x0025</u>      | ADDITIMACINE  | 23:16 |   |   |   |           |              |   |   |   |   |
|     |                    |               | 15:8  |   |   |   | ADDDMAG   | SK2[47:32]   |   |   |   |   |
|     |                    |               | 7:0   |   |   |   | ADDITIVIA | SK2[47.32]   |   |   |   |   |
|     | 0x0026             | ADDRMASK3L    | 31:24 |   |   |   | ADDDMA    | \SK3[31:0]   |   |   |   |   |
|     | 0x0020             | ADDRIVIAGRSL  |       |   |   |   | ADDRIVIA  | ionojo1.uj   |   |   |   |   |
|     |                    |               | 23:16 |   |   |   |           |              |   |   |   |   |
|     |                    |               | 15:8  |   |   |   |           |              |   |   |   |   |
|     |                    | 100011101011  | 7:0   |   |   |   |           |              |   |   |   |   |
|     | <u>0x0027</u>      | ADDRMASK3H    | 31:24 |   |   |   |           |              |   |   |   |   |
|     |                    |               | 23:16 |   |   |   |           |              |   |   |   |   |
|     |                    |               | 15:8  |   |   |   | ADDRMAS   | SK3[47:32]   |   |   |   |   |
|     |                    |               | 7:0   |   |   |   |           |              |   |   |   |   |
|     | 0x0028 -<br>0x002F | RESERVED      | 31:24 |   |   |   | RESE      | RVED         |   |   |   |   |
|     |                    |               | 23:16 |   |   |   |           |              |   |   |   |   |
|     |                    |               | 15:8  |   |   |   |           |              |   |   |   |   |
|     |                    |               | 7:0   |   |   |   |           |              |   |   |   |   |
|     | <u>0x0030</u>      | STOCTETSTXL   | 31:24 |   |   |   | STOCTET   | FSTX[31:0]   |   |   |   |   |
|     |                    |               | 23:16 |   |   |   |           |              |   |   |   |   |
|     |                    |               | 15:8  |   |   |   |           |              |   |   |   |   |
|     |                    |               | 7:0   |   |   |   |           |              |   |   |   |   |
|     | <u>0x0031</u>      | STOCTETSTXH   | 31:24 |   |   |   |           |              |   |   |   |   |
|     |                    |               | 23:16 |   |   |   |           |              |   |   |   |   |
|     |                    |               | 15:8  |   |   |   | STOCTET   | STX[47:32]   |   |   |   |   |
|     |                    |               | 7:0   |   |   |   |           |              |   |   |   |   |
|     | 0x0032             | STFRAMESTXOK  | 31:24 |   |   |   | STFRAMES  | STXOK[31:0]  |   |   |   |   |
|     |                    |               | 23:16 |   |   |   |           |              |   |   |   |   |
|     |                    |               | 15:8  |   |   |   |           |              |   |   |   |   |
|     |                    |               | 7:0   |   |   |   |           |              |   |   |   |   |
|     | 0x0033             | STBCASTTXOK   | 31:24 |   |   |   | STBCAST   | TXOK[31:0]   |   |   |   |   |
|     |                    |               | 23:16 |   |   |   |           |              |   |   |   |   |
|     |                    |               | 15:8  |   |   |   |           |              |   |   |   |   |
|     |                    |               | 7:0   |   |   |   |           |              |   |   |   |   |
|     | <u>0x0034</u>      | STMCASTTXOK   | 31:24 |   |   |   | STMCAST   | TXOK[31:0]   |   |   |   |   |
|     |                    |               | 23:16 |   |   |   |           |              |   |   |   |   |
|     |                    |               | 15:8  |   |   |   |           |              |   |   |   |   |
|     |                    |               | 7:0   |   |   |   |           |              |   |   |   |   |
|     | 0x0035             | STFRAMESTX64  | 31:24 |   |   |   | STFRAMES  | STX64[31:0]  |   |   |   |   |
|     |                    |               | 23:16 |   |   |   |           |              |   |   |   |   |
|     |                    |               | 15:8  |   |   |   |           |              |   |   |   |   |
|     |                    |               | 7:0   |   |   |   |           |              |   |   |   |   |
|     | 0x0036             | STFRAMESTX65  | 31:24 |   |   |   | STFRAMES  | STX65[31:0]  |   |   |   |   |
|     |                    |               | 23:16 |   |   |   |           |              |   |   |   |   |
|     |                    |               | 15:8  |   |   |   |           |              |   |   |   |   |
|     |                    |               | 7:0   |   |   |   |           |              |   |   |   |   |
|     | 0x0037             | STFRAMESTX128 | 31:24 |   |   |   | STFRAMES  | STX128[31:0] |   |   |   |   |
|     |                    |               | 23:16 |   |   |   |           |              |   |   |   |   |
|     |                    |               | 15:8  |   |   |   |           |              |   |   |   |   |
| Ь   | <u> </u>           | 1             | 10.0  |   |   |   |           |              |   |   |   |   |

Table 10. MEMORY MAP (continued)

| MMS | Address       | Name             | Bit   | 7 | 6 | 5 | 4         | 3                 | Т : | 2 | 1     | I       |           | 0     |
|-----|---------------|------------------|-------|---|---|---|-----------|-------------------|-----|---|-------|---------|-----------|-------|
|     | , tu ui 000   |                  | 7:0   | · |   |   | <u> </u>  | -                 |     |   | · ·   |         |           | -     |
|     |               | 075044507/050    |       |   |   |   | 07504450  | T) (0 = 0   0   0 |     |   |       |         |           |       |
| 1   | <u>0x0038</u> | STFRAMESTX256    | 31:24 |   |   |   | STFRAMES  | 1X256[31:0]       |     |   |       |         |           |       |
|     |               |                  | 23:16 |   |   |   |           |                   |     |   |       |         |           |       |
|     |               |                  | 15:8  |   |   |   |           |                   |     |   |       |         |           |       |
|     |               |                  | 7:0   |   |   |   |           |                   |     |   |       |         |           |       |
|     | <u>0x0039</u> | STFRAMESTX512    | 31:24 |   |   |   | STFRAMES  | TX512[31:0]       |     |   |       |         |           |       |
|     |               |                  | 23:16 |   |   |   |           |                   |     |   |       |         |           |       |
|     |               |                  | 15:8  |   |   |   |           |                   |     |   |       |         |           |       |
|     |               |                  | 7:0   |   |   |   |           |                   |     |   |       |         |           |       |
|     | 0x003A        | STFRAMESTX1024   | 31:24 |   |   |   | STFRAMEST | Y1024[31:0]       |     |   |       |         |           |       |
|     | OXOOOA        | OTITIAWILOTX1024 |       |   |   |   | OTTTAMEST | X1024[01.0]       |     |   |       |         |           |       |
|     |               |                  | 23:16 |   |   |   |           |                   |     |   |       |         |           |       |
|     |               |                  | 15:8  |   |   |   |           |                   |     |   |       |         |           |       |
|     |               |                  | 7:0   |   |   |   |           |                   |     |   |       |         |           |       |
|     | <u>0x003B</u> | STUNDERFLOW      | 31:24 |   |   |   |           |                   |     |   |       |         |           |       |
|     |               |                  | 23:16 |   |   |   |           |                   |     |   |       |         |           |       |
|     |               |                  | 15:8  |   |   |   |           |                   |     |   | STUN  | IDERF   | LOW[      | 9:8]  |
|     |               |                  | 7:0   |   |   |   | STUNDER   | FLOW[7:0]         |     |   |       |         |           |       |
|     | 0x003C        | STSINGLECOL      | 31:24 |   |   |   |           |                   |     |   |       |         |           |       |
|     |               |                  | 23:16 |   |   |   |           |                   |     |   | STSIN | IGI FO  | OI [17    | ·16l  |
|     |               |                  | 15:8  |   |   |   | STSINGLE  | 201 [15:10]       |     |   | 01011 | GLLC    | , I J J O | . 10] |
|     |               |                  |       |   |   |   | STSINGLE  | JOL[15.10]        |     |   |       |         |           |       |
|     |               |                  | 7:0   |   |   |   |           |                   |     |   |       |         |           |       |
|     | <u>0x003D</u> | STMULTICOL       | 31:24 |   |   |   |           |                   |     |   |       |         |           |       |
|     |               |                  | 23:16 |   |   |   |           |                   |     |   | STMU  | JLTIC   | OL[17:    | 16]   |
|     |               |                  | 15:8  |   |   |   | STMULTIC  | OL[15:10]         |     |   |       |         |           |       |
|     |               |                  | 7:0   |   |   |   |           |                   |     |   |       |         |           |       |
|     | <u>0x003E</u> | STEXCESSCOL      | 31:24 |   |   |   |           |                   |     |   |       |         |           |       |
|     |               |                  | 23:16 |   |   |   |           |                   |     |   |       |         |           |       |
|     |               |                  | 15:8  |   |   |   |           |                   |     |   | STM   | //ULTIC | COL[9:    | 8]    |
|     |               |                  | 7:0   |   |   |   | STMULTI   | COI [7:0]         |     |   |       |         |           |       |
|     | 0x003F        | STDEFERREDTX     | 31:24 |   |   |   |           | 002[0]            |     |   |       |         |           |       |
|     | <u> </u>      | OTBEI EITHEBTX   | 23:16 |   |   |   |           |                   |     |   | STDEF |         | DTVI      | 7.16] |
|     |               |                  |       |   |   |   | OTREERRO  | -DTV(15 10)       |     |   | SIDER | ENNE    | וואנו     | 7.10] |
|     |               |                  | 15:8  |   |   |   | STDEFERRE | ED1X[15:10]       |     |   |       |         |           |       |
|     |               |                  | 7:0   |   |   |   |           |                   |     |   |       |         |           |       |
|     | <u>0x0040</u> | STCRSERR         | 31:24 |   |   |   |           |                   |     |   |       |         |           |       |
|     |               |                  | 23:16 |   |   |   |           |                   |     |   |       |         |           |       |
|     |               |                  | 15:8  |   |   |   |           |                   |     |   | ST    | CRSE    | RR[9:8    | 3]    |
|     |               |                  | 7:0   |   |   |   | STCRSE    | ERR[7:0]          |     |   |       |         |           |       |
|     | 0x0041        | STOCTETSRXL      | 31:24 |   |   |   | STOCTET   | SRX[31:0]         |     |   |       |         |           |       |
|     |               |                  | 23:16 |   |   |   |           |                   |     |   |       |         |           |       |
|     |               |                  | 15:8  |   |   |   |           |                   |     |   |       |         |           |       |
|     |               |                  | 7:0   |   |   |   |           |                   |     |   |       |         |           |       |
|     | 00040         | OTOOTETODY       |       |   |   |   |           |                   |     |   |       |         |           |       |
|     | <u>0x0042</u> | STOCTETSRXH      | 31:24 |   |   |   |           |                   |     |   |       |         |           |       |
|     |               |                  | 23:16 |   |   |   |           |                   |     |   |       |         |           |       |
|     |               |                  | 15:8  |   |   |   | STOCTETS  | SRX[47:32]        |     |   |       |         |           |       |
|     |               |                  | 7:0   |   |   |   |           |                   |     |   |       |         |           |       |
|     | <u>0x0043</u> | STFRAMESRXOK     | 31:24 |   |   |   | STFRAMES  | RXOK[31:0]        |     |   |       |         |           |       |
|     |               |                  | 23:16 |   |   |   |           |                   |     |   |       |         |           |       |
|     |               |                  | 15:8  |   |   |   |           |                   |     |   |       |         |           |       |
|     |               |                  | 7:0   |   |   |   |           |                   |     |   |       |         |           |       |
|     | 0x0044        | STBCASTRXOK      | 31:24 |   |   |   | STBCASTF  | 3XOK[31·0]        |     |   |       |         |           |       |
|     | <u> </u>      | SIBOAGIIIAOR     |       |   |   |   | OTBOASTE  | J. O. (U. 1.0)    |     |   |       |         |           |       |
|     |               |                  | 23:16 |   |   |   |           |                   |     |   |       |         |           |       |
|     |               |                  | 15:8  |   |   |   |           |                   |     |   |       |         |           |       |

Table 10. MEMORY MAP (continued)

|     |               | EMORY MAP (         |       |   |   |   |            |              | 1 |          |            |
|-----|---------------|---------------------|-------|---|---|---|------------|--------------|---|----------|------------|
| MMS | Address       | Name                | Bit   | 7 | 6 | 5 | 4          | 3            | 2 | 1        | 0          |
|     |               |                     | 7:0   |   |   |   |            |              |   |          |            |
| 1   | <u>0x0045</u> | STMCASTRXOK         | 31:24 |   |   |   | STMCASTF   | RXOK[31:0]   |   |          |            |
|     |               |                     | 23:16 |   |   |   |            |              |   |          |            |
|     |               |                     | 15:8  |   |   |   |            |              |   |          |            |
|     |               |                     | 7:0   |   |   |   |            |              |   |          |            |
|     | <u>0x0046</u> | STFRAMESRX64        | 31:24 |   |   |   | STFRAMES   | RX64[31:0]   |   |          |            |
|     |               |                     | 23:16 |   |   |   |            |              |   |          |            |
|     |               |                     | 15:8  |   |   |   |            |              |   |          |            |
|     |               |                     | 7:0   |   |   |   |            |              |   |          |            |
|     | <u>0x0047</u> | STFRAMESRX65        | 31:24 |   |   |   | STFRAMES   | RX65[31:0]   |   |          |            |
|     |               |                     | 23:16 |   |   |   |            |              |   |          |            |
|     |               |                     | 15:8  |   |   |   |            |              |   |          |            |
|     |               |                     | 7:0   |   |   |   |            |              |   |          |            |
|     | 0x0048        | STFRAMESRX128       | 31:24 |   |   |   | STFRAMESI  | RX128[31:0]  |   |          |            |
|     | <u> </u>      | 511 15 miles 151125 | 23:16 |   |   |   | 0111041120 |              |   |          |            |
|     |               |                     | 15:8  |   |   |   |            |              |   |          |            |
|     |               |                     | 7:0   |   |   |   |            |              |   |          |            |
|     | 00040         | STFRAMESRX256       |       |   |   |   | CTEDAMEC   | DV056[04.0]  |   |          |            |
|     | <u>0x0049</u> | STFRAMESHX250       | 31:24 |   |   |   | STFRAMESI  | 1,750[91:0]  |   |          |            |
|     |               |                     | 23:16 |   |   |   |            |              |   |          |            |
|     |               |                     | 15:8  |   |   |   |            |              |   |          |            |
|     |               |                     | 7:0   |   |   |   |            |              |   |          |            |
|     | <u>0x004A</u> | STFRAMESRX512       | 31:24 |   |   |   | STFRAMESI  | RX512[31:0]  |   |          |            |
|     |               |                     | 23:16 |   |   |   |            |              |   |          |            |
|     |               |                     | 15:8  |   |   |   |            |              |   |          |            |
|     |               |                     | 7:0   |   |   |   |            |              |   |          |            |
|     | <u>0x004B</u> | STFRAMESRX1024      | 31:24 |   |   |   | STFRAMESF  | RX1024[31:0] |   |          |            |
|     |               |                     | 23:16 |   |   |   |            |              |   |          |            |
|     |               |                     | 15:8  |   |   |   |            |              |   |          |            |
|     |               |                     | 7:0   |   |   |   |            |              |   |          |            |
|     | <u>0x004C</u> | STRUNTSERR          | 31:24 |   |   |   |            |              |   |          |            |
|     |               |                     | 23:16 |   |   |   |            |              |   |          |            |
|     |               |                     | 15:8  |   |   |   |            |              |   | STRUNT   | ERR[9:8]   |
|     |               |                     | 7:0   |   |   |   | STRUNT     | ERR[7:0]     |   |          |            |
| ļ   | <u>0x004D</u> | STRXTOOLONG         | 31:24 |   |   |   |            |              |   |          |            |
|     |               |                     | 23:16 |   |   |   |            |              |   |          |            |
|     |               |                     | 15:8  |   |   |   |            |              |   | STRXTOO  | LONG[9:8]  |
|     |               |                     | 7:0   |   |   |   | STRXTOO    | LONG[7:0]    |   |          |            |
|     | 0x004E        | STFCSERRS           | 31:24 |   |   |   |            |              |   |          |            |
|     |               |                     | 23:16 |   |   |   |            |              |   |          |            |
|     |               |                     | 15:8  |   |   |   |            |              |   | STECSE   | ERR[9:8]   |
|     |               |                     | 7:0   |   |   |   | STFCSE     | BB[7:0]      |   | 011 301  | [0.0]      |
|     | 0x004F        | STSYMBOLERRS        | 31:24 |   |   |   | 011 00L    | ([7.0]       |   |          |            |
|     | <u> </u>      | STOTIVIDOLENNS      | 23:16 |   |   |   |            |              |   |          |            |
|     |               |                     |       |   |   |   |            |              |   | OTO/MDO  | EDD0(0.01  |
|     |               |                     | 15:8  |   |   |   | CTO\ " 17  | EDDC'= a:    |   | SISAMRO  | LERRS[9:8] |
|     | 0.05          | 074110::            | 7:0   |   |   |   | STSYMBOL   | ERRS[7:0]    |   |          |            |
|     | <u>0x0050</u> | STALIGNERRS         | 31:24 |   |   |   |            |              |   |          |            |
|     |               |                     | 23:16 |   |   |   |            |              |   |          |            |
|     |               |                     | 15:8  |   |   |   |            |              |   | STALIGNI | ERRS[9:8]  |
|     |               |                     | 7:0   |   |   |   | STALIGNE   | RRS[7:0]     |   |          |            |
|     | 00054         | STRXOVERFLOW        | 31:24 |   |   |   |            |              |   |          |            |
| İ   | <u>0x0051</u> | 011010121112011     |       |   |   |   |            |              |   |          |            |
|     | <u>0x0051</u> | 011010121112011     | 23:16 |   |   |   |            |              |   |          |            |

#### Table 10. MEMORY MAP (continued)

| MMS | Address            | Name           | Bit   | 7          | 6            | 5        | 4        | 3            | 2       | 1         | 0          |
|-----|--------------------|----------------|-------|------------|--------------|----------|----------|--------------|---------|-----------|------------|
|     |                    |                | 7:0   |            |              |          | STRXOVER |              |         |           |            |
| 1   | 0x0052             | STRXDROPPED    | 31:24 |            |              |          |          | PPED[31:0]   |         |           |            |
|     |                    |                | 23:16 |            |              |          |          | []           |         |           |            |
|     |                    |                | 15:8  |            |              |          |          |              |         |           |            |
|     |                    |                | 7:0   |            |              |          |          |              |         |           |            |
| 2   | 0x0005             | DEVINPKG1      | 15:8  |            |              |          |          |              |         |           |            |
| _   | <u>0x0005</u>      | DEVINI KGT     | 7:0   |            |              |          |          | PCSPRSNT     |         | PMAPRSNT  | C22PRSNT   |
|     | 0x0006             | DEVINPKG2      | 15:8  |            |              |          |          | 1 001 110141 |         | I WAI HOW | OZZI HOIVI |
|     | <u>0x0000</u>      | DEVINERGE      | 7:0   |            |              |          |          |              |         |           |            |
|     | 0,0007             | RESERVED       |       |            |              |          |          |              |         |           |            |
|     | 0x0007 -<br>0x08F2 | NESERVED       | 15:8  |            |              |          |          |              |         |           |            |
|     | 00050              | TACROCCERI     | 7:0   | DCCDCT     | LOODBACK     | <u> </u> |          |              |         |           |            |
|     | 0x08F3             | T1SPCSCTRL     | 15:8  | PCSRST     | LOOPBACK     |          |          |              |         |           |            |
|     | 0.0054             | TAOROGOTATUO   | 7:0   |            |              |          |          |              |         |           |            |
|     | 0x08F4             | T1SPCSSTATUS   | 15:8  | EALU T     |              |          |          |              |         |           |            |
|     | 0.0055             | TARRONDIATIAR  | 7:0   | FAULT      |              |          | T+0000   | DISTIND      |         |           |            |
|     | <u>0x08F5</u>      | T1SPCSRMTJAB   | 15:8  |            |              |          | T1SPCS   | HMIJAB       |         |           |            |
|     | 0,0050             | TARROODLINGS   | 7:0   |            |              |          | T40000   | DUVCCI       |         |           |            |
|     | 0x08F6             | T1SPCSPHYCOL   | 15:8  |            |              |          | T1SPCS   | PHYCOL       |         |           |            |
|     | 0.005              | DE WING:       | 7:0   |            |              |          |          |              |         |           |            |
| 3   | <u>0x0005</u>      | DEVINPKG1      | 15:8  |            |              |          |          |              | 1       | I         |            |
|     |                    |                | 7:0   |            |              |          |          | PCSPRSNT     |         | PMAPRSNT  | C22PRSNT   |
|     | <u>0x0006</u>      | DEVINPKG2      | 15:8  |            |              |          |          |              |         |           |            |
|     |                    |                | 7:0   |            |              |          |          |              |         |           |            |
|     | 0x0007 –<br>0x0011 | RESERVED       | 15:8  |            |              |          |          |              |         |           |            |
|     |                    |                | 7:0   |            |              |          |          |              |         |           |            |
|     | <u>0x0012</u>      | BASET1EXTABLTY | 15:8  |            |              |          |          |              |         |           |            |
|     |                    |                | 7:0   |            |              |          |          | 10BASE-T1S   |         |           |            |
|     | 0x0013 -<br>0x08F8 | RESERVED       | 15:8  |            |              |          |          |              |         |           |            |
|     |                    |                | 7:0   |            | 1            |          |          |              |         |           |            |
|     | <u>0x08F9</u>      | T1SPMACTRL     | 15:8  | PMARST     | PMATXDIS     |          |          | LPM          | MDE     |           |            |
|     |                    |                | 7:0   |            |              |          |          |              |         |           | LOOPBACK   |
|     | <u>0x08FA</u>      | T1SPMASTS      | 15:8  |            |              | LBA      |          | LPA          | MDA     | RXFA      |            |
|     |                    |                | 7:0   |            |              |          |          |              |         | RXRJ      |            |
|     | <u>0x08FB</u>      | T1STMCTL       | 15:8  |            | TMCTL        |          |          |              |         |           |            |
|     |                    |                | 7:0   |            |              |          |          |              |         |           |            |
| 4   | 0x0000 -<br>0x7FFF | RESERVED       | 15:8  |            |              |          |          |              |         |           |            |
|     |                    |                | 7:0   |            |              |          |          |              |         |           |            |
|     | <u>0x8000</u>      | CHIPREV        | 15:8  |            |              | OREV     |          |              |         | DREV      |            |
|     | 0                  | DI NOTE:       | 7:0   |            | AGE          |          |          | PAT          | CH      |           |            |
|     | <u>0x8001</u>      | PHYCFG1        | 15:8  | RSVD       |              |          |          |              |         | Lucas     |            |
|     | 0                  | DI 2:-:-       | 7:0   | ENI        | UTE          |          |          | F 50.45      | SCRDIS  | NOCOLMSK  | RXDLY      |
|     | <u>0x8002</u>      | PLCAEXT        | 15:8  | PRECEDENCE |              |          |          | RSVD         |         | Lippicas  | 10050: =   |
|     | 0                  | D14::-         | 7:0   |            |              | ı        |          |              | NITHE . | LDRMODE   | LDRROLE    |
|     | <u>0x8003</u>      | PMATUNE0       | 15:8  |            |              |          |          | BEACO        | INIHK   | DDIFF     |            |
|     | 0.005              | DMATE IN THE   | 7:0   |            |              | ı        |          | BE           | L ETL'S | DRIFTCMP  |            |
|     | <u>0x8004</u>      | PMATUNE1       | 15:8  |            |              |          |          | PREAM        |         |           |            |
|     |                    | DE053: 153     | 7:0   |            |              |          |          | COMM         | III IHK |           |            |
|     | 0x8005 -<br>0xC9FF | RESERVED       | 15:8  |            |              |          |          |              |         |           |            |
|     |                    | DI O ( TOTAL ) | 7:0   |            |              |          |          | DID          |         |           |            |
|     | <u>0xCA00</u>      | PLCAREGMAP     | 15:8  |            |              |          | MA       |              |         |           |            |
|     |                    |                | 7:0   |            | l =, = · = - |          | MAP      | VER          |         |           |            |
|     | <u>0xCA01</u>      | PLCACTRL0      | 15:8  | PLCAENABLE | PLCARESET    |          |          |              |         |           |            |

#### Table 10. MEMORY MAP (continued)

| MMS | Address            | Name        | Bit  | 7        | 6       | 5         | 4         | 3       | 2        | 1        | 0        |
|-----|--------------------|-------------|------|----------|---------|-----------|-----------|---------|----------|----------|----------|
|     |                    |             | 7:0  |          |         | ·         |           |         |          |          |          |
| 4   | 0xCA02             | PLCACTRL1   | 15:8 |          |         |           | PLCAI     | NCNT    |          |          |          |
|     |                    |             | 7:0  |          |         |           | PLC       | AID     |          |          |          |
|     | <u>0xCA03</u>      | PLCASTS     | 15:8 | PST      |         |           |           |         |          |          |          |
|     |                    |             | 7:0  |          |         |           |           |         |          |          |          |
|     | <u>0xCA04</u>      | PLCATOTMR   | 15:8 |          |         |           |           |         |          |          |          |
|     |                    |             | 7:0  |          |         |           | тот       | MR      |          |          |          |
|     | <u>0xCA05</u>      | PLCABURST   | 15:8 |          |         |           | MAX       | (BC     |          |          |          |
|     |                    |             | 7:0  |          |         |           | BTI       | MR      |          |          |          |
| 12  | 0x0000 -<br>0x000F | RESERVED    | 15:8 |          |         |           |           |         |          |          |          |
|     | 000001             |             | 7:0  |          |         |           |           |         |          |          |          |
|     | <u>0x0010</u>      | MIIMIRQCTRL | 15:8 |          |         |           |           |         |          |          |          |
|     |                    |             | 7:0  |          |         | PCOL      | PLCARECOV | RMTJAB  | LCLJAB   | PLCACHNG | LNKCHNG  |
|     | <u>0x0011</u>      | MIIMIRQSTS  | 15:8 | RESETSTS |         |           |           |         |          |          |          |
|     |                    |             | 7:0  |          |         | COL       | RECOV     | RJAB    | LJAB     | PLCASTS  | LNKSTS   |
|     | <u>0x0012</u>      | DIOCFG      | 15:8 | SLEW1    | PULLEN1 | PULLTYPE1 |           | Ff      | N1       |          | VAL1     |
|     |                    |             | 7:0  | SLEW0    | PULLEN0 | PULLTYPE0 |           | Ff      | NO       |          | VAL0     |
|     | 0x0013 -<br>0x1000 | RESERVED    | 15:8 |          |         |           |           |         |          |          |          |
|     | 0.1000             |             | 7:0  |          |         |           |           |         |          |          |          |
|     | <u>0x1001</u>      | PHYTWEAK    | 15:8 | TXG      | AIN     |           | RXCE      | THR     |          | RXEDT    | HR[3:2]  |
|     |                    |             | 7:0  | RXEDT    | HR[1:0] | DIGSLEW   | CMCC      | COMP    | TXSLEW   |          | CLKOUTEN |
|     | <u>0x1002</u>      | MACID0      | 15:8 |          |         |           | MACIE     | [15:0]  |          |          |          |
|     |                    |             | 7:0  |          |         |           |           |         |          |          |          |
|     | <u>0x1003</u>      | MACID1      | 15:8 |          |         |           |           |         |          |          |          |
|     |                    |             | 7:0  |          |         |           | MACID     | [23:16] |          |          |          |
|     | <u>0x1004</u>      | CHIPINFO    | 15:8 |          |         |           |           | WAFERY  |          |          |          |
|     |                    |             | 7:0  |          |         |           |           | WAFERX  |          |          |          |
|     | <u>0x1005</u>      | NVMHEALTH   | 15:8 | REDWARN  | REDERR  | YELWARN   | YELERR    | GRNWARN | GREENERR |          |          |
|     |                    |             | 7:0  |          |         |           |           |         |          |          |          |

#### **MMS0 Registers**

## SPI IDENTIFICATION REGISTER, IDVER (MMS0, ADDRESS 0x0000)

| Bit(s) | Name     | Description          | Default Value | Туре |
|--------|----------|----------------------|---------------|------|
| 31:8   | Reserved | Always reads 0       | 0             | RO   |
| 7:4    | MAJVER   | Major Version number | 0001          | RO   |
| 3:0    | MINVER   | Minor Version number | 0001          | RO   |

#### SPI IDENTIFICATION REGISTER, PHYID (MMS0, ADDRESS 0x0001)

| Bit(s) | Name  | Description                                                                                                                                                                                                | Default Value | Туре |
|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------|
| 31:10  | OUI   | Organizational Unique Identifier Records the 22 MSB's of the OUI in reverse order. Bit 31 maps to bit 2 of the OUI, bit 10 maps to bit 23 of the OUI NOTE: onsemi's OUI in its canonical form is: 60-C0-BF | ı             | RO   |
| 9:4    | MODEL | Model number                                                                                                                                                                                               | 0x1A          | RO   |
| 3:0    | REV   | Chip Revision number                                                                                                                                                                                       | 0x1           | RO   |

#### SPI CAPABILITIES, SPICAP (MMS0, ADDRESS 0x0002)

| Bit(s) | Name     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Default Value | Туре |
|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------|
| 31:11  | Reserved | Do not consider content                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0x000000      | RO   |
| 10     | TXFCSVC  | TX Frame Check Sequence Verification NCN26010 MAC supports checking the FCS on outgoing frames when not configured to compute and append the FCS to TX frames. When this feature is enabled and the MACPHY is operating in "store & forward" mode, frames from the SPI having an incorrect checksum are not forwarded to the line. If the MACPHY is operating in "cut-through" mode, incorrect frames are aborted in such a way the receiving nodes discard them. | 1             | RO   |
| 9      | IPRAC    | Indirect PHY register access Not supported by NCN26010.                                                                                                                                                                                                                                                                                                                                                                                                           | 0             | RO   |
| 8      | DPRAC    | Direct PHY register access capability NCN26010's PHY registers are accessed using direct access through SPI control transactions.                                                                                                                                                                                                                                                                                                                                 | 1             | RO   |
| 7      | СТС      | Cut-through Capability<br>NCN26010 can operate in Cut-through-Mode.                                                                                                                                                                                                                                                                                                                                                                                               | 1             | RO   |
| 6      | FTC      | Frame Timestamp Capability NCN26010 does not provide Frame Timestamping functionality.                                                                                                                                                                                                                                                                                                                                                                            | 0             | RO   |
| 5      | AIDC     | Address Increment Disable Capability The SPI protocol implemented into NCN26010 supports disabling the address auto-increment during control transactions, allowing the host to perform repeated read/write access to the same register                                                                                                                                                                                                                           | 1             | RO   |
| 4      | SEQ      | TX data chunk sequencing and retry. Not supported.                                                                                                                                                                                                                                                                                                                                                                                                                | 0             | RO   |
| 3      | N/A      | Not used                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0             | RO   |
| 2:0    | MINCPS   | Minimum supported Chunk Payload Size<br>NCN26010 supports 8 byte minimum payload size. See OPEN Alliance<br>specification section 9.2.3.9 for details.                                                                                                                                                                                                                                                                                                            | 0x3           | RO   |

#### RESET CONTROL AND STATUS, RESET (MMS0, ADDRESS 0x0003)

| Bit(s) | Name  | Description                                                                                                                          | Default Value | Туре  |
|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------|---------------|-------|
| 31:1   | N/A   | Not used                                                                                                                             | 0x000000      | RO    |
| 0      | RESET | Soft Reset Writing a 1 into this bit initiates a MAC and PHY reset to their initial state. Reset starts after CS pin is de-asserted. | 0             | RW-SC |

## SPI PROTOCOL CONFIGURATION REGISTER, CONFIGO (MMSO, ADDRESS 0x0004)

| Bit(s) | Name      | Description                                                                                                                                                                                                                                                                       | Default Value | Type |
|--------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------|
| 31:16  | N/A       | Bits contain no valid data                                                                                                                                                                                                                                                        | 0x0000        | RO   |
| 15     | SYNC      | Configuration Synchronization When set to 0, the NCN26010 does not accept TX or RX frames, as its configuration may not be complete. Once the host completes configuration of the NCN26010, it should set this bit to 1. Once set, the bit can only be cleared by a system reset. | 0             | RW-1 |
| 14     | TXFCSVE   | Transmit Frame CheckSequence Validation Enable. When set, the final 4 octets of all Ethernet frames conveyed via SPI are validated as an Ethernet FCS. When using this option, the FCSA bit in the MACCTRL0 shall be cleared.                                                     | 0             | RW   |
| 13     | CSARFE    | CS Align Receive Frame Enable When set, all received Ethernet frames start at the beginning of the receive chunk following the CSn assertion with a Start Word Offset of zero. When this bit is cleared, received frames may begin anywhere within the chunk payload.             | 0             | RW   |
| 12     | ZARFE     | Zero Align Receive Frame Enable When set, all received Ethernet frames start at the beginning of the received chunk with a Start Word Offset of zero. When this bit is cleared, received frames may begin anywhere within the chunk payload.                                      | 0             | RW   |
| 11:10  | TXCTHRESH | Transmit Credit Threshold Configures the minimum number of transmit credits (TXC) that have to be available for asserting IRQn, after TXC went down to zero $00 \ge 1$ credit (the default) $01 \ge 4$ credits $10 \ge 8$ credits $11 \ge 16$ credits                             | 00            | RW   |
| 9      | TXCTE     | Transmit cut-through enable When set to one, this bit enables sending frames in cut-through mode to reduce the average TX latency.                                                                                                                                                | 0             | RW   |
| 8      | RXCTE     | Receive cut-through enable When set to one, this bit enables receiving frames in cut-through mode to reduce the average RX latency.                                                                                                                                               | 0             | RW   |
| 7      | FTSE      | Frame Timestamp enable This feature is not supported by NCN26010. This bit is read only                                                                                                                                                                                           | 0             | RO   |
| 6      | FTSS      | Receive Frame Timestamp Select This feature is not supported by NCN26010. This bit is read only                                                                                                                                                                                   | 0             | RO   |
| 5      | PROTE     | Enable Control Data Read/Write Protection Refer to OPEN Alliance specification section 7.4 for details.                                                                                                                                                                           | 0             | RW   |
| 4:3    | N/A       | Not used                                                                                                                                                                                                                                                                          | 00            | RO   |
| 2:0    | CPS       | Chunk Payload Size Configuration 0x3 Chunk Payload size is 8 bytes 0x4 Chunk Payload size is 16 bytes 0x5 Chunk Payload size is 32 bytes 0x6 Chunk Payload site is 64 bytes (default)                                                                                             | 0x6           | RW   |

## SPI PROTOCOL STATUS REGISTER, STATUSO (MMSO, ADDRESS 0x0008)

| Bit(s) | Name   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Default Value | Туре    |
|--------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------|
| 31:13  | N/A    | Not used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0x0000        | RO      |
| 12     | CDPE   | Control Data Protection Error When configured to control data read/write protection (set bit PORTE of CONFIGO Register), this bit indicates that the MACPHY has detected an error in the last control transaction.                                                                                                                                                                                                                                                                                                                                       | 0             | RC-SCW1 |
| 11     | TXFCSE | When set, this bit indicates that the MACPHY has detected that the outgoing frame's FCS added by the host is invalid. To clear this bit, write a "1" to this field.                                                                                                                                                                                                                                                                                                                                                                                      | 0             | RC-SCW1 |
| 10     | TTSCAC | Always 0. Time stamping is not supported by the NCN26010                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0             | RO      |
| 9      | TTSCAB | Always 0. Time stamping is not supported by the NCN26010                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0             | RO      |
| 8      | TTSCAA | Always 0. Time stamping is not supported by the NCN26010                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0             | RO      |
| 7      | PHYINT | PHY interrupt When 1, the embedded PHY is generating an interrupt request. This bit can only be cleared when the interrupt event of the PHY is acknowledged                                                                                                                                                                                                                                                                                                                                                                                              | 0             | RO      |
| 6      | RESETC | Reset complete This bit is set when the reset procedure is completed and the device is ready to be configured. When set, it will generate a non-maskable interrupt on IRQn to notify the SPI host that the reset has completed. In addition, when this bit is set, the EXST bit in the RX footer is also set. To clear this bit, the host shall write a 1 to it.                                                                                                                                                                                         | 1             | RC-SCW1 |
| 5      | HDRE   | Header Error. Indicates that a header error occurred since this bit was last cleared. When set, the MACPHY has detected an invalid header received from the SPI host due to a parity check error.                                                                                                                                                                                                                                                                                                                                                        | 0             | RC-SCW1 |
| 4      | LOFE   | Loss of Framing Error When 1, this bit indicates that the NCN26010 has detected a de-assertion of CS prior to the expected end of a data chunk or a command control transaction, resulting in loss of data.                                                                                                                                                                                                                                                                                                                                              | 0             | RC-SCW1 |
| 3      | RXBOE  | Receive buffer Overflow Error When 1, this bit indicates that a frame coming from the network was discarded due to the receive buffer being full                                                                                                                                                                                                                                                                                                                                                                                                         | 0             | RC-SCW1 |
| 2      | TXBUE  | Transmit Buffer Underflow Error When 1, this bit indicates that the transmit buffer experienced an underflow condition and the transmitted frame was lost. This situation can only happen when the NCN26010 is configured to operate in TX cut-through mode.                                                                                                                                                                                                                                                                                             | 0             | RC-SCW1 |
| 1      | TXBOE  | Transmit Buffer Overflow Error When 1, this bit indicates that the transmit buffer overflowed and that the transmit frame data was lost.                                                                                                                                                                                                                                                                                                                                                                                                                 | 0             | RC-SCW1 |
| 0      | TXPE   | Transmit Protocol Error When set, this bit indicates that a TX Data Chunk error occurred. This error gets flagged under any of following error conditions:  Data chunk with DV=1 but without a prior or concurent SV=1  Data chunk with SV=1 but with no EV=1 (repeated SV=1).  Data chunk with EV=1 without a prior SV=1  The values of the SWO and/or EBO fields in the header exceed the CPS setting on the SPICONFIGO register.  (e.g. CPS set to 32 bit chunk size and SWO points to bit 40)  See OPEN Alliance protocol specification for details. | 0             | RC-SCW1 |

## BUFFER STATUS REGISTER, BUFSTS (MMS0, ADDRESS 0x000B)

| Bit(s) | Name | Description                                                                                                                                                                                                                                                                                                                                                                   | Default Value | Туре |
|--------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------|
| 31:16  | N/A  | Not used                                                                                                                                                                                                                                                                                                                                                                      | 0x000000      | RO   |
| 15:8   | TXC  | Transmit Credits Available Reports the number of data chunks available in the transmit buffer. Writing chunks when TXC is 0, results in a transmit buffer overflow. The lower five bits of the TXC are also contained in the TXC field of the SPI protocol's footer (the last 4 bytes of a received data chunk). The NCN26010 provides a 4 kByte buffer for TX data.          | 0x3C          | RO   |
| 7:0    | RCA  | Receive Chunks Available Number of data chunks currently available for the SPI host to read. Reading this field allows the SPI host, for example, to queue that number of receive chunks available into a single DMA transfer. The lower 5 bits of this field are also reported in the RCA field of every RX data footer. The NCN26010 provides a 4 kByte buffer for RX data. | 0000          | RO   |

#### INTERRUPT MASK REGISTER, IMASK (MMS0, ADDRESS 0x000C)

| Bit(s) | Name     | Description                                                                                                                                                                                           | Default Value | Type |
|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------|
| 31:13  | N/A      | Not used                                                                                                                                                                                              | 0x0000        | RO   |
| 12     | CDPEM    | Control Data Protection Error Mask When set to 1, the Control Data Protection status bit in SPI STATUS0 register does not set the EXST bit in the data footer, and prevents IRQn from being asserted. | 1             | RW   |
| 11     | TXFCSEM  | TX frame check sequence error mask When set to 1, the Transmit FCS Error (TXFCSE) status bit in STATUS0 register deos not set the EXST bit in the data footer, and prevents IRQn from being asserted. | 1             | RW   |
| 10     | Reserved |                                                                                                                                                                                                       | 1             | RO   |
| 9      | Reserved |                                                                                                                                                                                                       | 1             | RO   |
| 8      | Reserved |                                                                                                                                                                                                       | 1             | RO   |
| 7      | PHYINTM  | PHY interrupt Mask When set to 1, physical layer interrupt (PHYINT) status bit in STATUS0 does not assert IRQn or EXST in the data chunk footer.                                                      | 1             | RW   |
| 6      | RESETCM  | Reset complete Mask When set to 1, reset complete (RESERTC) status bit in STATUS0 does not assert IRQn or EXST in the data chunk footer.                                                              | 0             | RO   |
| 5      | HDREM    | Header Error Mask When set to 1, a SPI Header Error (HDRE) does not assert IRQn or EXST in the data chunk footer.                                                                                     | 1             | RW   |
| 4      | LOFEM    | Loss of Frame Error Mask When set to 1, the LOFE status bit in STATUS0 does not assert IRQn or EXST in the data chunk footer.                                                                         | 1             | RW   |
| 3      | RXDOEM   | Receive Buffer Overflow Error Mask When set to 1, the RXDOE status bit in STATUS0 does not assert IRQn or EXST in the data chunk footer.                                                              | 1             | RW   |
| 2      | TXBUEM   | Transmit Buffer Underflow Error Mask When set to 1, the TXBUE status bit in STATUS0 does not assert IRQn or EXST in the data chunk footer.                                                            | 1             | RW   |
| 1      | TXBOEM   | TXBOEM Transmit Buffer Overflow Error Mask When set to 1, the TXBOE status bit in STATUS0 does not assert IRQn or EXST in the data chunk footer.                                                      |               | RW   |
| 0      | TXPEM    | Transmit Protocol Error Mask When set to 1, the TXPE status bit in STATUS0 does not assert IRQn or EXST in the data chunk footer.                                                                     | 1             | RW   |

## PHY CONTROL REGISTER (MMS0, ADDRESS 0xFF00)

| Bit(s) | Name           | Description                                                                                                                                                                                                                                                                                                                                                       | Default Value | Type     |
|--------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|----------|
| 31:16  | N/A            | Not used                                                                                                                                                                                                                                                                                                                                                          | 0x0000        | RO       |
| 15     | Reset          | 1 = PHY reset     0 = normal operation     When set, a soft reset is initiated.     The soft reset does not cause bootstrapping, ignoring changes in strap-pin configuration.     All registers revert to their default values and any communication is interrupted. After the soft reset procedure is completed, this bit is automatically reset to 0 (default). | 0             | RW<br>SC |
| 14     | Loopback       | 1 = loopback mode enabled 0 = loopback mode disabled When set to 1, frames are looped back to the MAC rather than being sent over the line. In this mode, the transceiver is isolated from the line.                                                                                                                                                              | 0             | RW       |
| 13     | Speed (LSB)    | See bit 6 below                                                                                                                                                                                                                                                                                                                                                   | 0             | RO       |
| 12     | Link Control   | 1 = PHY transmit/receive enabled<br>0 = PHY transmit/receive disabled<br>The implementation of this bit differs from IEEE 802.3cg Clause 22.2.4.1.4<br>(Auto negotiation Enable).                                                                                                                                                                                 | 0             | RW       |
| 11     | N/A            |                                                                                                                                                                                                                                                                                                                                                                   | 0             | RO       |
| 10     | Isolate        | 1 = Isolation enabled<br>0 = Normal Operation<br>When set to 1, all pins are set to tristate except for the SPI interface and the<br>IRQn pin. The default state depends on the bootstrap configuration.                                                                                                                                                          | -             | RW       |
| 9      | Link Reset     | 1 = Reset Link 0 = Normal Operation When set to 1, the link is reset, then normal operation resumes. This behavior differs from IEEE802.3 Clause 22.2.4.1.7, but allows the device to be managed by standard software drivers.                                                                                                                                    | 0             | RW-SC    |
| 8      | Duplex Mode    | 0 = Half-Duplex This is a read only flag. Zero indicates that the NCN26010 only supports half-duplex operation.                                                                                                                                                                                                                                                   | 0             | RO       |
| 7      | Collision Test | 1 = Collision Test enabled<br>0 = Normal Operation<br>For a description of collision test mode, see IEEE802.3 Clause 22.2.4.1.9.                                                                                                                                                                                                                                  | 0             | RW       |
| 6      | Speed (MSB)    | Link speed capability Together with bit 13, this bit indicates that the PHY only supports 10 Mb/s. Both bit 6 and bit 13 reads as zero.                                                                                                                                                                                                                           | 0             | RO       |
| 5:0    | -              | Not used                                                                                                                                                                                                                                                                                                                                                          | 0000          | RO       |

## PHY STATUS REGISTER (MMS0, ADDRESS 0xFF01)

| Bit(s) | Name                         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                             | Default Value | Туре       |
|--------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------|
| 31:12  | _                            | Always reads 0                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0             | RO         |
| 11     | 10 Mb/s<br>Half Duplex       | Always reads 1<br>Indicates the PHY is a 10 Mb/s half-duplex device.                                                                                                                                                                                                                                                                                                                                                                                    | 1             | RO         |
| 10:8   | _                            | Always reads 0                                                                                                                                                                                                                                                                                                                                                                                                                                          | 000           | RO         |
| 7      | Unidirectional<br>Ability    | Always reads 0<br>10BASE-T1S does not support unidirectional links.                                                                                                                                                                                                                                                                                                                                                                                     | 0             | RO         |
| 6      | MF Preamble<br>Suppression   | Always reads 0 The PHY does not accept MDIO frames with suppressed preamble.  NOTE: this is not relevant for the NCN26010 as the devices has no MDIO interface                                                                                                                                                                                                                                                                                          | 0             | RO         |
| 5      | Link Negotiation<br>Complete | 1 = link negotiation complete 0 = link negotiation in progress The PHY sets this bit when PHY Control register bit 12 = 1 and bit 9 = 0. This bit is further masked by PLCA status when PLCA is enabled. This prevents standard drivers from sending a packet while PLCA is starting. The implementation is different from IEEE 802.3 Clause 22.2.4.2.10 (Auto negotiation Enable), but allows the NCN26010 to be managed by standard software drivers. | -             | RO         |
| 4      | Remote Fault                 | 1 = remote jabber detected 0 = no remote jabber detected The fault condition is latched until this field is read or the integrated PHY is reset.                                                                                                                                                                                                                                                                                                        | -             | R-LH<br>SC |
| 3      | Auto-Negotiation<br>Ability  | Always reads 1 The device does not support auto negotiation, but this bit is set to 1 to allow the NCN26010 to be managed by standard software drivers.                                                                                                                                                                                                                                                                                                 | 1             | RO         |
| 2      | Link Status                  | 1 = link is up<br>0 = link is down                                                                                                                                                                                                                                                                                                                                                                                                                      | -             | RO         |
| 1      | Jabber Detect                | 1 = local jabber detected 0 = no local jabber detected The fault condition is latched until this field is read, or the integrated PHY is reset. See also 802.3cg Clause 147.3.2.9                                                                                                                                                                                                                                                                       | -             | R-LH<br>SC |
| 0      | Extended<br>Capability       | Always reads 1 Indicates that the integrated PHY contains registers that are normally found in Clause 45 of the IEEE802.3 specification.                                                                                                                                                                                                                                                                                                                | 1             | RO         |

## PHY IDENTIFIER REGISTERS (MMS0, ADDRESS 0xFF02 AND 0xFF03)

| Bit(s)        | Name                  | Description                                                                                                                      | Default Value | Туре |
|---------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------|---------------|------|
| 0xFF02[31:16] | -                     | Not used                                                                                                                         | 0x0000        | RO   |
| 0xFF02[15:0]  | PHY Identifier<br>MSB | OUI [3:18]  Note that the bit order is reversed. Bit 15 corresponds to bit 3 of the OUI; bit 0 corresponds to bit 18 of the OUI. | -             | RO   |
| 0xFF03[31:16] | -                     | Not used                                                                                                                         | 0x0000        | RO   |
| 0xFF03[15:10] | PHY Identifier<br>LSB | OUI[19:24] NOTE: Bit order is reversed. Bit 15 corresponds to bit 19 of the OUI, bit 10 corresponds to bit 24 of the OUI.        | -             | RO   |
| 0xFF03[9:4]   | PHY Identifier<br>LSB | IC Model Number                                                                                                                  | 0x1A          | RO   |
| 0xFF03[3:0]   | PHY Identifier<br>LSB | Chip Revision Number                                                                                                             | 0x1           | RO   |

## **MMS1 Registers**

Memory Map Selection 1 contains all registers related to the Media Access Controller (MAC) of the NCN26010 device

#### MAC CONTROLO REGISTER (MMS1, ADDRESS 0x0000)

| Bit(s) | Name                                     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Default Value | Туре |
|--------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------|
| 31:22  | -                                        | Not used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0x000         | RO   |
| 21     | IPGNF<br>(Inter Packet<br>Gap No Filter) | 1 = Inter-Packet Gap Filter disabled     0 = Inter-Packet Gap Filter enabled     When enabled, the MAC does not restart the Inter Packet Gap counter if     a glitch on carrier sense is detected within 2/3 of the nominal IPG period.     Enabling IPGNF may help improve performance in high impulse noise environments.  NOTE: Depending on the network design and noise environment,     enabling this bit may actually degrade performance. If unsure,     leave IPGNF disabled.                                                                                                                                                                                                                                              | 0             | RW   |
| 20     | BKOD<br>(Back-off Disable)               | 1 = back-off disabled 0 = back-off enabled When set, the MAC does not perform back-off after a collision has been detected. This feature may be useful in conjunction with the PLCA RS in high impulse noise environments, as it makes the MAC automatically retransmit disrupted packets.  NOTE: Setting BKOD to 1 enables a non-standard feature that can affect interoperability and performance in plain (non-PLCA) CSMA/CD networks. When in doubt, leave this option to its default state.                                                                                                                                                                                                                                    | 0             | RW   |
| 19     | NFCSF<br>(FCS Filter<br>Disable)         | 1 = FCS filtering disabled 0 = FCS filtering enabled No FCS Filter: when enabled, RX frames are forwarded to the host even if their FCS (CRC) is invalid. The host will still be able to determine if an FCS error occurred by checking the FD bit in the SPI Protocol footer. See OPEN Alliance documentation for details on the RX footer.                                                                                                                                                                                                                                                                                                                                                                                        | 0             | RW   |
| 18     | MCSF<br>(Multicast Filter<br>Enable)     | 1 = multicast filter enabled 0 = multicast filter disabled When enabled, the MAC discards RX frames with a multi cast destination address (first bit of the destination address set to 1). See IEEE802.3 clause 3.2.3 for details. When set, discarded frames are counted in the STRXDROPPED statistics counter (MMS 1 address 0x0052). Note that the MAC address is typically represented in little-endian bit order. The first address bit (I/G) defined in the IEEE Standard is the least significant bit of the first byte. Example: 01:54:09:AA:4C:02 is a multicast address, 84:2D:FC:65:98:07 is a unicast address. Broadcast frames are still forwarded, depending on the setting of bit 17, even if this filter is active. | 0             | RW   |
| 17     | BCSF<br>(Broadcast Filter<br>Enable)     | 1 = broadcast filter enabled<br>0 = broadcast filter disabled<br>When enabled, the MAC discards frames with broadcast destination address<br>(FF:FF:FF:FF:FF). If a frame is discarded as a consequence of enabling<br>this filter, it will be counted in the <u>STRXDROPPED</u> statistic register (MMS1<br>address 0x0052).                                                                                                                                                                                                                                                                                                                                                                                                       | 0             | RW   |
| 16     | ADRF<br>(Address Filter<br>Enable)       | 1 = destination Address Filter enabled 0 = destination Address Filter disabled When enabled, the MAC checks the destination address of the incoming frame against the ADDRFILTx/ADDRMASKx registers to decide if the frame has to be accepted or rejected. When disabled, the MAC will enter promiscuous mode, accepting every frame regardless of its destination address. The promiscuous mode is helpful for monitoring network traffic or for implementing bridging in multi-port hosts.                                                                                                                                                                                                                                        | 0             | RW   |
| 15:9   | -                                        | Not used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0x00          | RO   |

#### MAC CONTROLO REGISTER (MMS1, ADDRESS 0x0000) (continued)

| Bit(s) | Name                      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Default Value | Туре |
|--------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------|
| 8      | FCSA<br>(FCS Append)      | 1 = calculate & append FCS 0 = do not add FCS When enabled, the MAC inside NCN26010 computes and auto-appends the FCS (fame check sequence) to outgoing TX Frames, off-loading the host controller from having to calculate the FCS. When cleared, the MAC expects the FCS to be included in the frame data offered by the host controller. In safety critical application and in application in which SPI transmission errors could occur, this feature should not be used. In such situation the host should calculate and append the FCS prior to passing the frame data to the MACPHY over SPI (FCSA=0). When enabled, frames shorter than 64 bytes will be padded up by the MAC. When disabled, the host shall perform padding, otherwise frames will be corrupted. | 1             | RW   |
| 7:2    | -                         | Not used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0x00          | RO   |
| 1      | TXEN<br>(Transmit Enable) | 1= TX enabled 0 = TX disabled When set, the MAC transmit functions are enabled, and packets conveyed by the host are forwarded to the embedded PHY. When this bit is cleared, frames coming from the host interface are kept in RAM but no data is passed to the internal PHY. When TXEN is cleared during an active frame transmission, the MAC defers entering TX disabled state until the frame is sent in full. Clearing TXEN also resets all statistics registers that count TX events (MMS 1, addresses 0x0030 to 0x0040)                                                                                                                                                                                                                                          | 0             | RW   |
| 0      | RXEN<br>(Receive Enable)  | 1 = RX enable 0 = RX disable When set, the MAC receive functions are enabled and packets from the embedded PHY are forwarded to the host. When cleared, frames coming from the PHY functions of the NCN26010 are silently discarded, and no data is conveyed to the host. Clearing RXEN also resets all statistics registers that count RX events (MMS 1, addresses 0x0041 to 0x0052) If RXEN is cleared while a reception is ongoing, the transfer is not interrupted. Hence, this bit can be used to perform a graceful shutdown of the MAC's RX function. If RXEN is enabled while the integrated PHY is already conveying data to the MAC, the current reception is skipped, preventing the MAC form transferring corrupted or incomplete data to the host.          | 0             | RW   |

#### ADDRESS FILTER 0 LOW, ADDRFILTOL (MMS1, ADDRESS 0x0010)

| Bit(s) | Name           | Description                                                                                         | Default Value | Туре |
|--------|----------------|-----------------------------------------------------------------------------------------------------|---------------|------|
| 31:0   | ADDFILT0[31:0] | Holds the 32 lower order bits of the Address Filter 0 that is spilt into ADDRFILT0L and ADDRFILT0H. | 0x00000000    | RW   |

#### ADDRESS FILTER 0 HIGH, ADDRFILTOH (MMS1, ADDRESS 0x0011)

| Bit(s) | Name             | Description                                                                                                                                                                                               | Default Value | Туре |
|--------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------|
| 31     | EN               | 1 = Filter enabled 0 = Filter disabled When set, enables the corresponding Address Filter 0. ADRF in the MAC Control register (MMS 1, 0x0000 bit 16) shall also be enabled for address filtering to work. | 0             | RW   |
| 30:16  | -                | Not used                                                                                                                                                                                                  | 0x0000        | RO   |
| 15:0   | ADDRFILT0[47:32] | Higher order bits of the Filter Address.                                                                                                                                                                  | 0x0000        | RW   |

#### ADDRESS FILTER 1 LOW, ADDRFILT1L (MMS1, ADDRESS 0x0012)

| Bit(s) | Name           | Description                                                                                         | Default Value | Туре |
|--------|----------------|-----------------------------------------------------------------------------------------------------|---------------|------|
| 31:0   | ADDFILT1[31:0] | Holds the 32 lower order bits of the Address Filter 1 that is spilt into ADDRFILT1L and ADDRFILT1H. | 0x00000000    | RW   |



#### ADDRESS FILTER 1 HIGH, ADDRFILT1H (MMS1, ADDRESS 0x0013)

| Bit(s) | Name             | Description                                                                                                                                                                                              | Default Value | Туре |
|--------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------|
| 31     | EN               | 1 = Filter enabled 0 = Filter disabled When set, enables the corresponding Address Filter 1. ADRF in the MAC Control register (MMS1, 0x0000 bit 16) shall also be enabled for address filtering to work. | 0             | RW   |
| 30:16  | -                | Not used                                                                                                                                                                                                 | 0x0000        | RO   |
| 15:0   | ADDRFILT1[47:32] | Higher order bits of the Filter Address.                                                                                                                                                                 | 0x0000        | RW   |

#### ADDRESS FILTER 2 LOW, ADDRFILT2L (MMS1, ADDRESS 0x0014)

| Bit(s) | Name            | Description                                                                                         | Default Value | Туре |
|--------|-----------------|-----------------------------------------------------------------------------------------------------|---------------|------|
| 31:0   | ADDFILTL2[31:0] | Holds the 32 lower order bits of the Address Filter 2 that is spilt into ADDRFILT2L and ADDRFILT2H. | 0x00000000    | RW   |

#### ADDRESS FILTER 2 HIGH, ADDRFILT2H (MMS1, ADDRESS 0x0015)

| Bit(s) | Name             | Description                                                                                                                                                                                              | Default Value | Туре |
|--------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------|
| 31     | EN               | 1 = Filter enabled 0 = Filter disabled When set, enables the corresponding Address Filter 2. ADRF in the MAC Control register (MMS1, 0x0000 bit 16) shall also be enabled for address filtering to work. | 0             | RW   |
| 30:16  | -                | Not used                                                                                                                                                                                                 | 0x0000        | RO   |
| 15:0   | ADDRFILT2[47:32] | Higher order bits of the Filter Address.                                                                                                                                                                 | 0x0000        | RW   |

#### ADDRESS FILTER 3 LOW, ADDRFILT3L (MMS1, ADDRESS 0x0016)

| Bit(s) | Name           | Description                                                                                         | Default Value | Туре |
|--------|----------------|-----------------------------------------------------------------------------------------------------|---------------|------|
| 31:0   | ADDFILT3[31:0] | Holds the 32 lower order bits of the Address Filter 3 that is spilt into ADDRFILT3L and ADDRFILT3H. | 0x00000000    | RW   |

#### ADDRESS FILTER 3 HIGH, ADDRFILT3H (MMS1, ADDRESS 0x0017)

| Bit(s) | Name             | Description                                                                                                                                                                                              | Default Value | Туре |
|--------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------|
| 31     | EN               | 1 = Filter enabled 0 = Filter disabled When set, enables the corresponding Address Filter 3. ADRF in the MAC Control register (MMS1, 0x0000 bit 16) shall also be enabled for address filtering to work. | 0             | RW   |
| 30:16  | -                | Not used                                                                                                                                                                                                 | 0x0000        | RO   |
| 15:0   | ADDRFILT3[47:32] | Higher order bits of the Filter Address.                                                                                                                                                                 | 0x0000        | RW   |

#### ADDRESS MASK 0 LOW, ADDRMASKOL (MMS1, ADDRESS 0x0020)

| I | Bit(s) | Name            | Description                                                                                              | Default Value | Туре |
|---|--------|-----------------|----------------------------------------------------------------------------------------------------------|---------------|------|
|   | 31:0   | ADDRMASK0[31:0] | Holds the 32 lower order bits of the Address Filter 0 mask that is spilt into ADDRMASK0L and ADDRMASK0H. | 0xFFFFFFF     | RW   |

#### ADDRESS MASK 0 HIGH, ADDRMASK0H (MMS1, ADDRESS 0x0021)

| Bit(s) | Name            | Description                                     | Default Value | Туре |
|--------|-----------------|-------------------------------------------------|---------------|------|
| 31:16  | -               | Not used                                        | 0x0000        | RO   |
| 15:0   | ADDRMASK0[47:0] | Higher order bits of the Filter 0 Address Mask. | 0xFFFF        | RW   |



#### ADDRESS MASK 1 LOW, ADDRMASK1L (MMS1, ADDRESS 0x0022)

| Bit(s) | Name            | Description                                                                                              | Default Value | Туре |
|--------|-----------------|----------------------------------------------------------------------------------------------------------|---------------|------|
| 31:0   | ADDRMASK1[31:0] | Holds the 32 lower order bits of the Address Filter 1 mask that is spilt into ADDRMASK1L and ADDRMASK1H. | 0xFFFFFFF     | RW   |

#### ADDRESS MASK 1 HIGH, ADDRMASK1H (MMS1, ADDRESS 0x0023)

| Bit(s) | Name            | Description                                     | Default Value | Туре |
|--------|-----------------|-------------------------------------------------|---------------|------|
| 31:16  | -               | Not used                                        | 0x0000        | RO   |
| 15:0   | ADDRMASK1[47:0] | Higher order bits of the Filter 1 Address Mask. | 0xFFFF        | RW   |

#### ADDRESS MASK 2 LOW, ADDRMASK2L (MMS1, ADDRESS 0x0024)

| Bit(s) | Name            | Description                                                                                              | Default Value | Туре |
|--------|-----------------|----------------------------------------------------------------------------------------------------------|---------------|------|
| 31:0   | ADDRMASK2[31:0] | Holds the 32 lower order bits of the Address Filter 2 mask that is spilt into ADDRMASK2L and ADDRMASK2H. | 0xFFFFFFF     | RW   |

## ADDRESS MASK 2 HIGH, ADDRMASK2H (MMS1, ADDRESS 0x0025)

| Bit(s) | Name            | Description                                     | Default Value | Туре |
|--------|-----------------|-------------------------------------------------|---------------|------|
| 31:16  | -               | Not used                                        | 0x0000        | RO   |
| 15:0   | ADDRMASK2[47:0] | Higher order bits of the Filter 2 Address Mask. | 0xFFFF        | RW   |

#### ADDRESS MASK 3 LOW, ADDRMASK3L (MMS1, ADDRESS 0x0026)

| Bit(s) | Name            | Description                                                                                            | Default Value | Type |
|--------|-----------------|--------------------------------------------------------------------------------------------------------|---------------|------|
| 31:0   | ADDRMASK3[31:0] | Holds the 32 lower order bits of the Address Filter 3 mask that splits into ADDRMASK3L and ADDRMASK3H. | 0xFFFFFFF     | RW   |

#### ADDRESS MASK 3 HIGH, ADDRMASK3H (MMS1, ADDRESS 0x0027)

| Bit(s) | Name            | Description                                     | Default Value | Туре |
|--------|-----------------|-------------------------------------------------|---------------|------|
| 31:16  | -               | Not used                                        | 0x0000        | RO   |
| 15:0   | ADDRMASK3[47:0] | Higher order bits of the Filter 3 Address Mask. | 0xFFFF        | RW   |

#### STATISTIC SENT BYTES COUNTER LOW, STOCTETSTXL (MMS1, ADDRESS 0x0030)

| Bit(s) | Name              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Default Value | Туре   |
|--------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| 31:0   | STOCTETSTXL[31:0] | MAC statistic register.  STOCTETSXTL holds the 32 low order bits of the cumulative sum of all data bytes sent since the register was last read.  Together with the STOCTETSTXH, this register represents the number of transmitted bytes.  The bytes comprise the whole frame, from the first byte of the destination address up to (and including) the FCS. Any padding added by the MAC is also counted. If the counter reaches its maximum value of 0xFFFFFFFFFFFFFFFFFFFFFFFFFFFFFFFFFFFF | 0x00000000    | RO-SCR |



#### STATISTIC SENT BYTES COUNTER HIGH, STOCTETSTXH (MMS1, ADDRESS 0x0031)

| Bit(s) | Name              | Description                                                                                                                        | Default Value | Туре   |
|--------|-------------------|------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| 31:16  | -                 | Not used                                                                                                                           | 0x0000        | RO     |
| 15:0   | STOCTETSTX[47:32] | MAC statistic register. STOCTETSXTH holds the 16 high order bits of the cumulative sum of all data bytes sent since the last read. | 0x0000        | RO-SCR |

#### STATISTIC FRAMES SENT OK, STFRAMESTXOK (MMS1, ADDRESS 0x0032)

| Bit(s) | Name         | Description                                                                                                                                                                                                               | Default Value | Туре   |
|--------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| 31:0   | STFRAMESTXOK | MAC statistic register. Holds the number of frames transmitted successfully since the last read of this register. This counter does not overflow from its maximum value of 0xFFFFFFF and resets to 0 after a read access. | 0x0000        | RO-SCR |

#### STATISTIC, BROADCAST FRAMES SENT OK, STBCASTTXOK (MMS1, ADDRESS 0x0033)

| Bit(s) | Name        | Description                                                                                                                                                                                                                                                                 | Default Value | Туре   |
|--------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| 31:0   | STBCASTTXOK | MAC statistic register. Holds the number of broadcast frames (destination address FF:FF:FF:FF:FF:FF) transmitted successfully since the last read of this register. This counter does not overflow from its maximum value of 0xFFFFFFF and resets to 0 after a read access. | 0x0000        | RO-SCR |

## STATISTIC, MULTICAST FRAMES SENT OK, STMCASTTXOK (MMS1, ADDRESS 0x0034)

| Bit(s) | Name        | Description                                                                                                                                                                                                                                                                     | Default Value | Туре   |
|--------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| 31:0   | STMCASTTXOK | MAC statistic register. Holds the number of multicast frames (first bit of destination address set to 1) transmitted successfully since the last read of this register. This counter does not overflow from its maximum value of 0xFFFFFFF and resets to 0 after a read access. | 0x0000        | RO-SCR |

#### STATISTIC, 64-BYTE FRAMES SENT OK, STFRAMESTX64 (MMS1, ADDRESS 0x0035)

| Bit(s) | Name         | Description                                                                                                                                                                                                                      | Default Value | Туре   |
|--------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| 31:0   | STFRAMESTX64 | MAC statistic register. Holds the number of 64-byte frames transmitted successfully since the last read of this register. This counter does not overflow from its maximum value of 0xFFFFFFF and is cleared after a read access. | 0x0000        | RO-SCR |

#### STATISTIC, 65-BYTE TO 127-BYTE FRAMES SENT OK, STFRAMESTX65 (MMS1, ADDRESS 0x0036)

| Bit(s) | Name         | Description                                                                                                                                                                                                                                                          | Default Value | Туре   |
|--------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| 31:0   | STFRAMESTX65 | MAC statistic register. Holds the number of frames transmitted successfully since the last read of this register, with a size between 65 bytes and 127 bytes. This counter does not overflow from its maximum value of 0xFFFFFFF and is cleared after a read access. | 0x0000        | RO-SCR |

#### STATISTIC, 128-BYTE TO 255-BYTE FRAMES SENT OK, STFRAMESTX128 (MMS1, ADDRESS 0x0037)

| Bit(s) | Name          | Description                                                                                                                                                                                                                                                           | Default Value | Туре   |
|--------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| 31:0   | STFRAMESTX128 | MAC statistic register. Holds the number of frames transmitted successfully since the last read of this register, with a size between 128 bytes and 255 bytes. This counter does not overflow from its maximum value of 0xFFFFFFF and is cleared after a read access. | 0x0000        | RO-SCR |



#### STATISTIC, 256-BYTE TO 511-BYTE FRAMES SENT OK, STFRAMESTX256 (MMS1, ADDRESS 0x0038)

| Bit(s) | Name          | Description                                                                                                                                                                                                                                                           | Default Value | Туре   |
|--------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| 31:0   | STFRAMESTX256 | MAC statistic register. Holds the number of frames transmitted successfully since the last read of this register, with a size between 256 bytes and 511 bytes. This counter does not overflow from its maximum value of 0xFFFFFFF and is cleared after a read access. | 0x0000        | RO-SCR |

#### STATISTIC, 512-BYTE TO 1023-BYTE FRAMES SENT OK, STFRAMESTX512 (MMS1, ADDRESS 0x0039)

| Bit(s) | Name          | Description                                                                                                                                                                                                                                                            | Default Value | Туре   |
|--------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| 31:0   | STFRAMESTX512 | MAC statistic register. Holds the number of frames transmitted successfully since the last read of this register, with a size between 512 bytes and 1023 bytes. This counter does not overflow from its maximum value of 0xFFFFFFF and is cleared after a read access. | 0x0000        | RO-SCR |

#### Statistic, 1024-byte to or more frames sent ok, STFRAMESTX1024 (MMS1, Address 0x003A)

| Bit(s) | Name           | Description                                                                                                                                                                                                                                                 | Default Value | Туре   |
|--------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| 31:0   | STFRAMESTX1024 | MAC statistic register. Holds the number of frames transmitted successfully since the last read of this register, with a size of 1024 bytes or more. This counter does not overflow from its maximum value of 0xFFFFFFF and is cleared after a read access. | 0x0000        | RO-SCR |

#### STATISTIC, ABORTED FRAMES DUE TO TX-BUFFER UNDERFLOW, STUNDERFLOW (MMS1, ADDRESS 0x003B)

| Bit(s) | Name        | Description                                                                                                                                                                                                                                                                                          | Default Value | Туре   |
|--------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| 31:10  | -           | Not used                                                                                                                                                                                                                                                                                             | 0x000000      | RO     |
| 9:0    | STUNDERFLOW | MAC statistic register. Holds the number of frames aborted due to a TX buffer underflow. This can only happen in <u>cut-through mode</u> , if the host does not send frame data fast enough. This counter does not overflow from its maximum value of 0x000003FF. It is cleared after a read access. | 0x0000        | RO-SCR |

#### STATISTIC, FRAMES TRANSMITTED AFTER SINGLE COLLISION, STSINGLECOL (MMS1, ADDRESS 0x003C)

| Bit(s) | Name        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Default Value | Type   |
|--------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| 31:18  | -           | Not used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0x0000        | RO     |
| 17:0   | STSINGLECOL | MAC statistic register. Holds the number of frames transmitted after a single collision event. When PLCA is enabled, the register counts the logical collisions reported by the RS, rather than the actual physical collisions happening on the line. In this case, a non-zero value in SINGLECOL indicates that the PLCA RS is actively arbitrating the line. It does not indicate a problem or degradation of the network performance. To read the actual number of physical collisions on a PLCA enabled network, read the T1SPCSDIAG2 register. This counter does not overflow from its maximum value of 0x0003FFFF. It is cleared after a read access. | 0x00000       | RO-SCR |

#### STATISTIC, FRAMES TRANSMITTED AFTER MULTIPLE COLLISIONS, STMULITCOL (MMS1, ADDRESS 0x003D)

| Bit(s) | Name       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Default Value | Туре   |
|--------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| 31:18  | -          | Not used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0x0000        | RO     |
| 17:0   | STMULTICOL | MAC statistic register. Holds the number of frames transmitted after multiple collision events. When PLCA is enabled, the register should not count any event. Multiple collisions happening on a PLCA enabled network may indicate a misconfiguration of the fundamental parameters (e.g. TO_TIMER), the presence of non-PLCA nodes on the same medium or a defective node on the network. This counter does not overflow from its maximum value of 0x0003FFF. It is cleared after a read access. | 0x00000       | RO-SCR |

#### STATISTIC, FRAMES TRANSMITTED AFTER EXCESSIVE COLLISIONS, STEXCESSCOL (MMS1, ADDRESS 0x003E)

| Bit(s) | Name        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Default Value | Туре   |
|--------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| 31:10  | -           | Not used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0x000000      | RO     |
| 9:0    | STEXCESSCOL | MAC statistic register. Holds the number of outgoing frames that were aborted because too many collisions happened. When PLCA is enabled, the register should not count any event. Excessive collisions happening on a PLCA enabled network may indicate wrong configuration of fundamental parameters (e.g. TO_TIMER), the presence of non-PLCA nodes on the network or a defective node. This counter does not overflow from its maximum value of 0x000003FF. It is cleared after a read access. | 0x000         | RO-SCR |

#### STATISTIC, FRAMES TRANSMITTED AFTER DEFERRAL, STDEFEEREDTX (MMS1, ADDRESS 0x003F)

| Bit(s) | Name         | Description                                                                                                                                                                                                                                                                                                                                                                                                         | Default Value | Туре   |
|--------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| 31:18  | -            | Not used                                                                                                                                                                                                                                                                                                                                                                                                            | 0x0000        | RO     |
| 17:0   | STDEFERREDTX | MAC statistic register. Holds the number of frames transmitted after being deferred. Refer to IEEE802.3 clause 5.2.2 for details. In PLCA enabled networks, deferral is part of the arbitration mechanism. Therefore, a non–zero value in this counter does not indicate degradation of network performance. This counter does not overflow from its maximum value of 0x0003FFF. It is cleared after a read access. | 0x00000       | RO-SCR |

## STATISTIC, COUNTER OF CRS DE-ASSERTION DURING FRAME TRANSMISSION, STCRSERR (MMS1, ADDRESS 0x0040)

| Bit(s) | Name     | Description                                                                                                                                                                                                                                                                                                                           | Default Value | Туре   |
|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| 31:10  | ı        | Not used                                                                                                                                                                                                                                                                                                                              | 0x0000        | RO     |
| 9:0    | STCRSERR | MAC statistic register. Counts events where carrier indication is de–asserted or not asserted by the PHY during transmission of a frame. A non–zero value in this register may indicate a too high level of noise on the line This counter does not overflow from its maximum value of 0x000003FF. It is cleared after a read access. | 0x00000       | RO-SCR |

#### STATISTIC RECEIVED BYTES COUNTER LOW, STOCTETSRXL (MMS1, ADDRESS 0x0041)

| Bit(s) | Name             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Default Value | Туре   |
|--------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| 31:0   | STOCTETSRX[31:0] | MAC statistic register.  STOCTETSRXL holds the 32 low order bits of the cumulative sum of all data bytes received since the register was last read.  Together with the STOCTETSRXH, this register represents the number of received bytes.  The bytes comprise the whole frame, from the first byte of the destination address up to (and including) the FCS. If the counter reaches its maximum value of 0xFFFFFFFFFFFF, it wraps to zero. The counter clears when both STOCTETSRXL and STOCTETSRXH have been read.  NOTE: internal logic samples the high order bits of the 48-bit counter into the STOCTETSRXH register, every time the STOCTETSRXL register is read.  For reading the correct number of bytes received, the host shall read the STOCTETSRXL register first, followed by the STOCTETSRXH register, in that order exactly. | 0x00000000    | RO-SCR |

#### STATISTIC RECEIVED BYTES COUNTER HIGH, STOCTETSRXH (MMS1, ADDRESS 0x0042)

| Bit(s) | Name              | Description                                                                                                                                  | Default Value | Туре   |
|--------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| 31:16  | -                 | Not used                                                                                                                                     | 0x0000        | RO     |
| 15:0   | STOCTETSRX[47:32] | MAC statistic register.<br>STOCTETSRXH holds the 16 high order bits of the cumulative sum of<br>all data bytes received since the last read. | 0x0000        | RO-SCR |

#### STATISTIC FRAMES RECEIVED OK, STFRAMESRXOK (MMS1, ADDRESS 0x0043)

| Bit(s) | Name         | Description                                                                                                                                                                                                         | Default Value | Туре   |
|--------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| 31:0   | STFRAMESRXOK | MAC statistic register. Holds the number of frames received successfully since last read of this register. This counter does not overflow from its maximum value of 0xFFFFFFF, and it is reset after a read access. | 0x0000        | RO-SCR |

#### STATISTIC, BROADCAST FRAMES RECEIVED OK, STBCASTRXOK (MMS1, ADDRESS 0x0044)

| Bit(s) | Name        | Description                                                                                                                                                                                                                                                           | Default Value | Туре   |
|--------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| 31:0   | STBCASTRXOK | MAC statistic register. Holds the number of broadcast frames (destination address FF:FF:FF:FF:FF) received successfully since the last read of this register. This counter does not overflow from its maximum value of 0xFFFFFFF. It resets to 0 after a read access. | 0x0000        | RO-SCR |

#### STATISTIC, MULTICAST FRAMES RECEIVED OK, STMCASTRXOK (MMS1, ADDRESS 0x0045)

| Bit(s) | Name        | Description                                                                                                                                                                                                                                                                  | Default Value | Туре   |
|--------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| 31:0   | STMCASTRXOK | MAC statistic register. Holds the number of multicast frames (first bit of destination address set to 1) received successfully since the last read of this register. This counter does not overflow from its maximum value of 0xFFFFFFF. It resets to 0 after a read access. | 0x0000        | RO-SCR |

#### STATISTIC, 64-BYTE FRAMES RECEIVED OK, STFRAMESRX64 (MMS1, ADDRESS 0x0046)

| Bit(s) | Name         | Description                                                                                                                                                                                                                   | Default Value | Туре   |
|--------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| 31:0   | STFRAMESRX64 | MAC statistic register. Holds the number of 64–byte frames received successfully since the last read of this register. This counter does not overflow from its maximum value of 0xFFFFFFF. It is cleared after a read access. | 0x0000        | RO-SCR |



#### STATISTIC, 65-BYTE TO 127-BYTE FRAMES RECEIVED OK, STFRAMESTX65 (MMS1, ADDRESS 0x0047)

| Bit(s) | Name         | Description                                                                                                                                                                                                                                                       | Default Value | Туре   |
|--------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| 31:0   | STFRAMESRX65 | MAC statistic register. Holds the number of frames received successfully since the last read of this register, with a size between 65 bytes and 127 bytes. This counter does not overflow from its maximum value of 0xFFFFFFF. It is cleared after a read access. | 0x0000        | RO-SCR |

#### STATISTIC, 128-BYTE TO 255-BYTE FRAMES RECEIVED OK, STFRAMESTX128 (MMS1, ADDRESS 0x0048)

| Bit(s) | Name          | Description                                                                                                                                                                                                                                                        | Default Value | Туре   |
|--------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| 31:0   | STFRAMESRX128 | MAC statistic register. Holds the number of frames received successfully since the last read of this register, with a size between 128 bytes and 255 bytes. This counter does not overflow from its maximum value of 0xFFFFFFF. It is cleared after a read access. | 0x0000        | RO-SCR |

#### STATISTIC, 256-BYTE TO 511-BYTE FRAMES RECEIVED OK, STFRAMESTX256 (MMS1, ADDRESS 0x0049)

| Bit(s) | Name          | Description                                                                                                                                                                                                                                                        | Default Value | Туре   |
|--------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| 31:0   | STFRAMESRX256 | MAC statistic register. Holds the number of frames received successfully since the last read of this register, with a size between 256 bytes and 511 bytes. This counter does not overflow from its maximum value of 0xFFFFFFF. It is cleared after a read access. | 0x0000        | RO-SCR |

#### STATISTIC, 512-BYTE TO 1023-BYTE FRAMES RECEIVED OK, STFRAMESTX512 (MMS1, ADDRESS 0x004A)

| Bit(s | Name          | Description                                                                                                                                                                                                                                                         | Default Value | Туре   |
|-------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| 31:0  | STFRAMESRX512 | MAC statistic register. Holds the number of frames received successfully since the last read of this register, with a size between 512 bytes and 1023 bytes. This counter does not overflow from its maximum value of 0xFFFFFFF. It is cleared after a read access. | 0x0000        | RO-SCR |

#### STATISTIC, 1024-BYTE TO OR MORE FRAMES RECEIVED OK, STFRAMESTX1024 (MMS1, ADDRESS 0x004B)

| Bit(s) | Name           | Description                                                                                                                                                                                                                                              | Default Value | Туре   |
|--------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| 31:0   | STFRAMESRX1024 | MAC statistic register. Holds the number of frames received successfully since the last read of this register, with a size of 1024 bytes or more. This counter does not overflow from its maximum value of 0xFFFFFFF. It is cleared after a read access. | 0x0000        | RO-SCR |

#### STATISTIC, DROPPED TOO SHORT FRAMES STRUNTERR(MMS1, ADDRESS 0x004C)

| Bit(s) | Name      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Default Value | Туре   |
|--------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| 31:10  | -         | Not used                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0x000000      | RO     |
| 9:0    | STRUNTERR | MAC statistic register. Fragments counter. Holds the number of received frames that were dropped due to their length being shorter than 64 bytes (runt frames). See Clause 4A.4.2 in the IEEE 802.3 specification. Runts are typically triggered by fragments resulting from collisions on CSMA/CD networks but might also indicate poor SNR at the physical layer. This counter does not overflow from its maximum value of 0x000003FF. It is cleared after a read access. | 0x000         | RO-SCR |

#### STATISTIC, DROPPED TOO LONG FRAMES STRXTOOLONG (MMS1, ADDRESS 0x004D)

| Bit(s) | Name        | Description                                                                                                                                                                                                                                | Default Value | Туре   |
|--------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| 31:10  | _           | Not used                                                                                                                                                                                                                                   | 0x000000      | RO     |
| 9:0    | STRXTOOLONG | MAC statistic register. Holds the number of received frames that were dropped due to their length being longer than 2000 bytes. This counter does not overflow from its maximum value of 0x000003FF and it is cleared after a read access. | 0x000         | RO-SCR |

#### STATISTIC, DROPPED FCS ERROR FRAMES STFCSERRS (MMS1, ADDRESS 0x004E)

| Bit(s) | Name      | Description                                                                                                                                                                                                                                                              | Default Value | Type   |
|--------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| 31:10  | -         | Not used                                                                                                                                                                                                                                                                 | 0x000000      | RO     |
| 9:0    | STFCSERRS | MAC statistic register. Frame Check Sequence (FCS) error counter. Holds the number of received frames that were dropped due a frame check sequence mismatch. This counter does not overflow from its maximum value of 0x000003FF, and it is cleared after a read access. | 0x000         | RO-SCR |

#### STATISTIC, SYMBOL ERRORS DURING FRAME RECEPTION, STSYMBOLERRS (MMS1, ADDRESS 0x004F)

| Bit(s) | Name         | Description                                                                                                                                                                                                                                                                                                                                                      | Default Value | Туре   |
|--------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| 31:10  | -            | Not used                                                                                                                                                                                                                                                                                                                                                         | 0x000000      | RO     |
| 9:0    | STSYMBOLERRS | MAC statistic register. Holds the number of received frames that were dropped due to the PHY reporting a symbol decoding error. This may be caused by excessive differential noise on the line and may also happen if the remote peer aborted the frame. This counter does not overflow from its maximum value of 0x000003FF. It is cleared after a read access. | 0x000         | RO-SCR |

#### STATISTIC, ALIGN ERRORS DURING FRAME RECEPTION, STALIGNERRS (MMS1, ADDRESS 0x0050)

| Bit(s) | Name        | Description                                                                                                                                                                                                                                                                                                                           | Default Value | Туре   |
|--------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| 31:10  | -           | Not used                                                                                                                                                                                                                                                                                                                              | 0x000000      | RO     |
| 9:0    | STALIGNERRS | MAC statistic register. Holds the number of received frames that were dropped because their size was not byte-aligned. This may be caused by excessive differential noise on the line or collisions when PLCA is not enabled. This counter does not overflow from its maximum value of 0x000003FF. It is cleared after a read access. | 0x000         | RO-SCR |

#### STATISTIC, RX BUFFER OVERFLOW ERRORS, STRXOVERFLOW (MMS1, ADDRESS 0x0051)

| Bit(s) | Name         | Description                                                                                                                                                                                                                                                                                                                                                                                                          | Default Value | Туре   |
|--------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| 31:10  | -            | Not used                                                                                                                                                                                                                                                                                                                                                                                                             | 0x000000      | RO     |
| 9:0    | STRXOVERFLOW | MAC statistic register. Holds the number of received frames that were aborted because the host failed to retrieve data at a sufficient rate, causing the RX buffer to overflow. Note that such aborted frames are still counted as "received successfully" at the MAC layer (and other statistic registers). This counter does not overflow from its maximum value of 0x000003FF. It is cleared after a read access. | 0x000         | RO-SCR |

## STATISTIC, RX DROPPED FRAME COUNT, STRXDROPPED (MMS1, ADDRESS 0x0052)

| Bit(s) | Name        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Default Value | Туре   |
|--------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------|
| 31:0   | STRXDROPPED | MAC statistic register. Holds the number of received frames that were successfully received, but dropped because of address filtering. Dropped frames include frames that did not pass the checks against ADDRFILTY/ADDRMASKx, broadcast frames filtered by the BCSF bit stetting and multicast frames filtered by the MCSF bit setting in the MAC control register (MMS 1, 0x0000). Note that such frames are still counted as "received successfully" at the MAC layer (and other statistic registers). This counter does not overflow from its maximum value of 0xFFFFFFF. It is cleared after a read access. | 0x00000000    | RO-SCR |

#### **MMS2 Registers**

Memory Map Selection 2 contains a direct mapping of Clause 45 MMD 3 PHY-PCS registers implemented in the NCN26010 device.

While register access though the SPI interface is always 32 bit, all MMS2 registers are 16-bit registers. The 2 most significant bytes of these registers always contain 0x0000 and cannot be altered by register writes.

## DEVICES IN PACKAGE 1 REGISTER (MMS2, ADDRESS 0x0005)

| Bit(s) | Name                              | Description                                                                      | Default Value | Туре |
|--------|-----------------------------------|----------------------------------------------------------------------------------|---------------|------|
| 15:4   | -                                 | Always reads 0                                                                   | 0x000         | RO   |
| 3      | PCS Present                       | Always reads 1 Indicating that the device contains the PCS.                      | 1             | RO   |
| 2      | -                                 | Always reads 0                                                                   | 0             | RO   |
| 1      | PMA Present                       | Always reads 1 Indicating that the device contains the PMA.                      | 1             | RO   |
| 0      | Clause 22<br>Registers<br>Present | Always reads 1 Indicating that the device contains Clause 22 standard registers. | 1             | RO   |

## DEVICES IN PACKAGE 2 REGISTER (MMS2, ADDRESS 0x0006)

| Bit(s) | Name | Description    | Default Value | Туре |
|--------|------|----------------|---------------|------|
| 15:0   | -    | Always reads 0 | 0x0000        | RO   |

## 10BASE-T1S PCS CONTROL REGISTER (MMS2, ADDRESS 0x08F3)

| Bit(s) | Name      | Description                                                                                                                                                                                                                                                                 | Default Value | Type     |
|--------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|----------|
| 15     | PCS Reset | 1 = PCS reset 0 = normal operation Setting this bit to 1 sets all 10BASE-T1S PCS registers to their default state. This may change the internal state of the PHY's PCS and the state of the physical link. Setting this bit causes the PCS and the PMA PHY layers to reset. | 0             | RW<br>SC |
| 14     | Loopback  | 1 = Loopback enabled 0 = Loopback disabled When enabled, data sent by the MAC is looped back, traversing PCS TX and PCS RX. This allows testing of the 4B/5B encoder/decoder and the PCS TX/RX state machines / scrambler.                                                  | 0             | RW       |
| 13:0   | -         | Always reads 0                                                                                                                                                                                                                                                              | 0             | RO       |

#### 10BASE-T1S PCS STATUS REGISTER (MMS2, ADDRESS 0x08F4)

| Bit(s) | Name  | Description                                                                                                                                                                                                                                                                | Default Value | Туре  |
|--------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-------|
| 15:8   | =     | Always reads 0                                                                                                                                                                                                                                                             | 0             | RO    |
| 7      | Fault | 1 = Fault condition detected     0 = No fault condition detected     If this bit reads 1, the PCS inside the NCN26010 has detected a jabber fault condition. This can either be a local or a remote fault condition.     Fault is latched until read. Self-clears on read. | 1             | RO-LH |
| 6:0    | -     | Always reads 0                                                                                                                                                                                                                                                             | 0             | RO    |

#### 10BASE-T1S PCS DIAGNOSTICS REGISTER 1 (MMS2, ADDRESS 0x08F5)

| Bit(s) | Name                       | Description                                                                                                                                                                                                                                     | Default Value | Туре  |
|--------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-------|
| 15:0   | PCS Remote<br>Jabber Count | Counts the number of detected remote jabber events since this register was last read.  For details, see IEEE802.3 Clause 45 MMD3 address 2293. If the count reaches 0xFFFF, no more errors are counted to prevent the counter from overflowing. | 0             | RO-SC |



# 10BASE-T1S PCS DIAGNOSTICS REGISTER 2 (MMS2, ADDRESS 0x08F6)

| Bit(s) | Name                                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Default Value | Туре  |
|--------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-------|
| 15:0   | PCS Physical<br>Collisions<br>Count | Counts the number of physical collision events detected by the PHY since this register was last read. If the count reaches 0xFFFF, no more errors are counted to prevent the counter from overflowing.  NOTE: Physical collisions are caused by the superposition of signals transmitted simultaneously by more than one station on the same medium. In contrast to physical collisions, logical collisions in PLCA mode are triggered by the PCLA RS arbitration algorithm. | 0             | RO-SC |

## **MMS3 Registers**

Memory Map Selection 3 contains a direct mapping of Clause 45 MMD 3 PHY-PCS registers implemented in the NCN26010 device.

All MMS3 registers ar16-bit registers.

## DEVICES IN PACKAGE 1 REGISTER (MMS3, ADDRESS 0x0005)

| Bit(s) | Name                              | Description                                                                        | Default Value | Туре |
|--------|-----------------------------------|------------------------------------------------------------------------------------|---------------|------|
| 15:4   | -                                 | Always reads 0                                                                     | 0             | RO   |
| 3      | PCS Present                       | Always returns 1 Indicating that the device contains the PCS.                      | 1             | RO   |
| 2      | -                                 | Always returns 0                                                                   | 0             | RO   |
| 1      | PMA Present                       | Always returns 1 Indicating that the device contains the PMA.                      | 1             | RO   |
| 0      | Clause 22<br>Registers<br>Present | Always returns 1 Indicating that the device contains Clause 22 standard registers. | 1             | RO   |

## DEVICES IN PACKAGE 2 REGISTER (MMS3, ADDRESS 0x0006)

| Bit(s) | Name | Description    | Default Value | Туре |
|--------|------|----------------|---------------|------|
| 15:0   | -    | Always reads 0 | 0x0000        | RO   |

## BASE-T1 EXTENDED ABILITY REGISTER (MMS3, ADDRESS 0x0012)

| Bit(s) | Name       | Description                                      | Default Value | Type |
|--------|------------|--------------------------------------------------|---------------|------|
| 15:4   | -          | Always reads 0                                   | 0             | RO   |
| 3      | 10BASE-T1S | Always reads 1 This is a 10BASE-T1S only device. | 1             | RO   |
| 2:0    | -          | Always reads 0                                   | 0             | RO   |

## 10BASE-T1S PMA CONTROL REGISTER (MMS3, ADDRESS 0x08F9)

| Bit(s) | Name                 | Description                                                                                                                                                                            | Default Value | Туре  |
|--------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-------|
| 15     | PMA Reset            | Alias of Clause 22 bit 0.15 and  MII Control Register bit 15  Soft Reset  Setting this bit to one triggers a soft reset of the NCN26010. This bit self-clears when the reset finishes. | 0             | RW-SC |
| 14     | Transmit<br>Disable  | 1 = disable Transmit     0 = enable Transmit     When set, the embedded PHY transmitter is shut down and TX requests from the MAC (SPI) are ignored.                                   | 0             | RW    |
| 13:12  | -                    | Always reads 0                                                                                                                                                                         | 0             | RO    |
| 11     | Low Power<br>Mode    | Not implemented                                                                                                                                                                        | 0             | RO    |
| 10     | Multi-Drop<br>Enable | Always reads 1 This NCN26010 is a multi-drop only device.                                                                                                                              | 1             | RO    |
| 9:1    | -                    | Always reads 0                                                                                                                                                                         | 0             | RO    |
| 0      | Loopback<br>Mode     | Same as Clause 22 bit 0.14 and MIIM control register MMS1, address 0xFF00, bit 14.                                                                                                     | 0             | RW    |

# 10BASE-T1S PMA STATUS REGISTER (MMS3, ADDRESS 0x08FA)

| Bit(s) | Name                     | Description                                                                                                                                                     | Default Value | Туре  |
|--------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-------|
| 15:14  | -                        | Always reads 0                                                                                                                                                  | 0             | RO    |
| 13     | Loopback<br>Ability      | Always reads 1, indicating the PHY supports loopback.                                                                                                           | 1             | RO    |
| 12     | -                        | Always reads 0                                                                                                                                                  | 0             | RO    |
| 11     | Low Power<br>Ability     | Always reads 0 The PHY does not support Low Power Mode.                                                                                                         | 0             | RO    |
| 10     | Multi-Drop<br>Ability    | Always reads 1 This NCN26010 supports half duplex multi-drop operation.                                                                                         | 1             | RO    |
| 9      | Receive Fault<br>Ability | Always reads 1 The PHY supports receive fault detection.                                                                                                        | 1             | RO    |
| 8:2    | -                        | Always reads 0                                                                                                                                                  | 0             | RO    |
| 1      | Remote<br>Jabber         | Copy of Clause 22 Register 1.4 and MIIM Status register, MMS1, Address 0xFF01, bit 4. Auto clear to zero on read. See the MIIM Status register for description. | 0             | RO-LH |
| 0      | -                        | Always reads 0                                                                                                                                                  | 0             | RO    |

# 10BASE-T1S TEST MODE CONTROL REGISTER (MMS3, ADDRESS 0x08FB)

| Bit(s) | Name      | Descr                                                                 | iption                          | Default Value | Туре |
|--------|-----------|-----------------------------------------------------------------------|---------------------------------|---------------|------|
| 15:13  | Test Mode | Test mode in accordance with IEEE802.3cg. Default is normal operation |                                 | 000           | RW   |
|        |           | Pattern                                                               | Test Mode                       | ]             |      |
|        |           | 000                                                                   | Normal Operation                | ]             |      |
|        |           | 001                                                                   | Transmitter Output Voltage test | ]             |      |
|        |           | 010                                                                   | Transmitter Output Droop test   |               |      |
|        |           | 011                                                                   | Transmitter PSD mask test       |               |      |
|        |           | 100                                                                   | Transmitter high Impedance test |               |      |
|        |           | 101                                                                   | Reserved                        |               |      |
|        |           | 110                                                                   | Reserved                        |               |      |
|        |           | 111                                                                   | Reserved                        |               |      |
| 12:0   | -         | Always reads 0                                                        |                                 | 0             | R    |

## **MMS4 Registers**

Memory Map Selection 4 contains a direct mapping of Clause 45 MMD 31 PLCA and vendor specific PHY registers implemented in the NCN26010 device.

All MMS4 registers are 16-bit registers.

## CHIP REVISION REGISTER (MMS4, ADDRESS 0x8000)

| Bit(s) | Name           | Description              | Default Value | Туре |
|--------|----------------|--------------------------|---------------|------|
| 15:12  | Major Revision | Major release number     | 0b00001       | R    |
| 11:8   | Minor Revision | Minor release number     | 0b0000        | R    |
| 7:6    | Stage          | Maturity level – Stable  | 0b11          | R    |
| 5:0    | Patch          | Patch level build number | 0b000001      | R    |

### PHY CONFIGURATION 1 REGISTER (MMS4, ADDRESS 0x8001)

The PHY configuration 1 register allows using non–IEEE802.3 compliant operation modes that can help with debugging and increased performance in noisy environments. Note that these setting should be used with care as they might result in a network configuration that prohibits successful communication.

| Bit(s) | Name                       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Default Value | Туре |
|--------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------|
| 15     | Reserved                   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0             | R/W  |
| 14:8   | Not Used                   | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0x00          | R    |
| 7      | Enhanced<br>Noise Immunity | 1 = Enhanced noise immunity enabled 0 = Enhanced noise immunity disabled Enhanced Noise Immunity (ENI) mode allows extending the PHY noise immunity to values above the IEEE 802.3cg defined noise levels, allowing the device to withstand industry standard immunity tests. ENI mode changes the way the PHY detects a carrier to overcome false carrier detection when noise on the line roughly exceeds 220 mV <sub>pp</sub> . Instead of relying solely on energy detection, the PMA further qualifies carrier detection by detecting a valid manchester coding, thus rejecting in-band noise. While this is a non standard feature, ENI is interoperable with full PLCA-enabled networks. In this case, immunity can can be further improved by disabling physical collision detection. | 0             | R/W  |
| 6      | Unjab Timer<br>Enable      | 1 = Unjab Timer enabled<br>0 = Unjab Timer disabled<br>Setting this bit enables automatic recovery from PCS TX jabbers after the<br>Unjab timer expired and the jabber condition is over. See Clause 147.3.2 of<br>the IEEE802.3cg specification for more details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0             | R/W  |
| 5:3    | Not used                   | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0x0           | R    |
| 2      | Scrambler<br>Disable       | 1 = PCS scrambling disabled 0 = PCS scrambling enabled When set, the PCS scrambling function is disabled and the 4B data is sent unaltered to the 4B/5B and DME encoders. In addition, data received from the line is not de-scrambled after the 5B/4B conversion. This is a debug feature not intended for normal operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0             | R/W  |
| 1      | No Collision<br>Masking    | 1 = ENI collision detection masking disabled     0 = ENI collision detection masking enabled     If set, this bit prevents masking of physical collision detection when     Enhanced Noise Immunity (ENI) mode is enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1             | R/W  |
| 0      | RX Delay                   | 1 = enable additional delay in the RX data path 0 = additional RX delay disabled Setting this bit enables an additional RX data path delay of 14 MII clock cycles. For NCN26010, this should always be set to 0 for improving performance.  NOTE: Although the default is 1, this bit can be set to 0 to decrease the RX latency by approximately 5.6 μs.                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1             | R/W  |

## PLCA EXTENSIONS REGISTER (MMS4, ADDRESS 0x8002)

| Bit(s) | Name                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Default Value | Туре |
|--------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------|
| 15     | PLCA<br>Precedence  | 1 = Precedence Mode enabled 0 = Precedence Mode disabled While in Precedence Mode, the PLCA Reconciliation Sublayer implicitly terminates a cycle at each transmitted or received packet, causing the network to behave more like a CAN network where nodes with lower local node IDs get strict precedence over nodes with higher PLCA IDs. With strict precedence, a node could transmit for indefinite time without being interrupted. Depending on how the network is engineered, nodes with higher PLCA IDs are subject to starvation (as they might never get permission to transmit). Note that all nodes shall support precedence mode for this feature to work, and that precedence mode is not interoperable with standard PLCA. | 0             | R/W  |
| 14:12  | Not Used            | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0x0           | R    |
| 11     | Reserved            | Read / Write accesses to this bit have no effect on the NCN61010.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1             | R/W  |
| 10:2   | Not Used            | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0x00          | R    |
| 1      | Coordinator<br>Mode | 1 = Coordinator Mode enabled 0 = Coordinator Mode disabled When enabled the NCN26010 Coordinator role is determined by the Coordinator bit setting in this register. When disabled, the NCN26010 takes the PLCA coordinator role if its PLCA ID is set to 0 in the PLCA Control 1 register.                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0             | R/W  |
| 0      | Coordinator<br>Role | 1 = PHY is PLCA coordinator 0 = PHY is PLCA node When the Coordinator Mode bit in this register is set to 1, and the Coordinator Role is also set to 1, the PLCA RS takes the coordinator role, regardless of the configured PLCA ID.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0             | R/W  |

#### PMA TUNE 0 REGISTER (MMS4, ADDRESS0x8003)

This register allows fine-tuning of the NCN26010 line receiver when ENI mode is enabled.

WARNING: Changing the setting from their default should only be considered by experienced users at their own risk. Invalid settings may lead to unexpected link down and corrupted Ethernet frames.

| Bit(s) | Name                                         | Descr                                                                                                                                                                  | iption                             | Default Value | Туре |
|--------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|---------------|------|
| 15:14  | Not Used                                     | -                                                                                                                                                                      |                                    | 0x0           | R    |
| 13:8   | PLCA Beacon<br>Detection<br>Threshold        | This field selects the threshold level for<br>in the PMA when ENI mode is enabled<br>of false detection (false positive) but re<br>values achieve the opposite effect. | d. Higher values reduce the chance | 0x20          | R/W  |
| 7:3    | Not Used                                     | -                                                                                                                                                                      |                                    | 0x0           | R    |
| 2:0    | Drift<br>Compensation<br>Window<br>Selection | Selects the size of the integration wind<br>inside the RX PMA when ENI mode is<br>compensation of higher clock drifts at<br>values achieve the opposite effect.        | enabled. A lower value allows for  | 0x5           | R/W  |
|        |                                              | Window Selection Value                                                                                                                                                 | Integration Window Size            | 1             |      |
|        |                                              | 0                                                                                                                                                                      | reserved                           | 1             |      |
|        |                                              | 1                                                                                                                                                                      | reserved                           | 1             |      |
|        |                                              | 2                                                                                                                                                                      | 31 bit times                       | 1             |      |
|        |                                              | 3                                                                                                                                                                      | 63 bit times                       |               |      |
|        |                                              | 4                                                                                                                                                                      | 127 bit times                      |               |      |
|        |                                              | 5                                                                                                                                                                      | optimized default                  |               |      |
|        |                                              | 6                                                                                                                                                                      | reserved                           |               |      |
|        |                                              | 7                                                                                                                                                                      | reserved                           |               |      |

## PMA TUNE 1 REGISTER (MMS4, ADDRESS 0x8004)

This register allows fine-tuning of the NCN26010 line receiver.

WARNING: Changing the setting from their default should only be considered by experienced users at their own risk. Invalid setting may lead to unexpected link down and dropped or corrupted Ethernet frames.

| Bit(s) | Name                                         | Description                                                                                                                                                                                                                                             | Default Value | Туре |
|--------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------|
| 15:14  | Not Used                                     | -                                                                                                                                                                                                                                                       | 0x0           | R    |
| 13:8   | Packet<br>Preamble<br>Detection<br>Threshold | Sets the threshold level for the packet preamble (JJHH) detection in the PMA RX when ENI mode is enabled. Higher values reduce the chance of false detection (false positive) but reduce the noise tolerance. Lower values achieve the opposite effect. | 0x35          | R/W  |
| 7:6    | Not Used                                     | -                                                                                                                                                                                                                                                       | 0x0           | R    |
| 5:0    | Commit<br>Detection<br>Threshold             | Sets the threshold for the Commit (JJ) detection of the PMA RX when ENI mode is enabled. Higher values reduce the chance of false detection (false positive) but reduce the noise tolerance. Lower values achieve the opposite effect.                  | 0x20          | R/W  |

# PLCA REGISTER MAP AND IDENTIFICATION REGISTER, PLCIDVER (MMS4, ADDRESS 0xCA00)

| Bit(s) | Name                                   | Description                                                                                      | Default Value | Туре |
|--------|----------------------------------------|--------------------------------------------------------------------------------------------------|---------------|------|
| 15:8   | PLCA Memory<br>Map Identifier<br>MAPID | Indicates compatibility with the OPEN Alliance PLCA memory map definition.                       | 0x0A          | RO   |
| 7:0    | PLCA Memory<br>Map Version<br>MAPVER   | Indicates the version of the OPEN Alliance memory map definition the NCN26010 device adheres to. | 0x10          | R0   |

## PLCA CONTROL 0 REGISTER, PLCACTRL0 (MMS4, ADDRESS 0xCA01)

| Bit(s) | Name        | Description                                                                                                                                                                                                                      | Default Value | Туре      |
|--------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------|
| 15     | PCLA Enable | 1 = PCLA enabled<br>0 = PCLA disabled<br>When enabled, the PCLA RS functions are switched on.<br>Otherwise, the PHY operates in CSMA/CD half-duplex mode.                                                                        | 0             | R/W       |
| 14     | PLCA Reset  | 1 = PLCA reset 0 = normal operation When set, the PLCA RS is reset to its initial state. This will also reset the PCS and PMA layers. The NCN26010 registers are not altered by this reset. Upon PCLA reset, this bit is cleared | 0             | R/W<br>SC |
| 13:0   | -           | Always reads 0                                                                                                                                                                                                                   | All 0         | R         |

## PLCA CONTROL 1 REGISTER, PLCACTRL1 (MMS4, ADDRESS 0xCA02)

| Bit(s) | Name                        | Description                                                                                                                                                                                                                                                                                                               | Default Value | Туре |
|--------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------|
| 15:8   | PCLA Node<br>Count<br>NCNT  | Configures the number of transmit opportunities generated in a PLCA cycle. This parameter is only meaningful when the embedded PHY is operating as the coordinator node in a PLCA enabled network.                                                                                                                        | 0x08          | RW   |
| 7:0    | PLCA Local<br>Node ID<br>ID | Set the PHY's local node ID in a PLCA enabled network. This number shall be less than or equal to the PLCA node count (see bits 15:8) of the PLCA coordinator node. When set to 0x0, the PHY acts as PLCA coordinator unless coordinator mode is enabled. Note that the default value of 0xFF disables the PLCA function. | 0xFF          | RW   |

# PLCA STATUS REGISTER, PLCASTATUS (MMS4, ADDRESS 0xCA03)

| Bit(s) | Name                            | Description                                                                                                                                                                                                                                                                                                       | Default Value | Туре |
|--------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------|
| 15     | Beacon TX /<br>RX Status<br>PST | When one, this bit indicates that the PLCA RS is receiving / transmitting the BEACON.  Note that only the coordinator node transmits the BEACON.  When this bit reads 0, the PHY is not ready to send or receive data in PLCA mode.  This could also be interpreted as an indicator of PLCA activity on the line. | 1             | RO   |
| 14:0   | -                               | Always reads 0                                                                                                                                                                                                                                                                                                    | 0x0000        | RO   |

## PLCA TRANSMIT OPPORTUNITY TIMER REGISTER, PLCATOTMR (MMS4, ADDRESS 0xCA04)

| Bit(s) | Name                                      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Default Value | Туре |
|--------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------|
| 15:8   | -                                         | Always reads 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0x00          | RO   |
| 7:0    | Transmit<br>Opportunity<br>Timer<br>TOTMR | Defines the minimum duration, in bit time, of the PLCA transmit opportunity timer as described in the OPEN Alliance PLCA registers specification. The default value is 24BT (2.4 $\mu$ s). Larger values allow for extending the maximum reach of the mixing segment, while lower values improve performance by reducing the overall unused TO time. See IEEE802.3cg Clause 30 and Clause 147 for a detailed description. This parameter shall be set to the same value across all nodes sharing the same media. | 0x18          | RW   |

## PLCA BURST MODE REGISTER, PLCABURST (MMS4, ADDRESS 0xCA05)

| Bit(s) | Name                                             | Description                                                                                                                                                                                                                                                                                  | Default Value | Туре |
|--------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------|
| 15:8   | Maximum<br>Burst Count<br>MAXBC                  | Sets the number of <b>additional</b> Ethernet frames that may be transmitted during a single transmit opportunity.  The default value allows only one frame to be sent per transmit opportunity. See IEEE802.3cg Clause 148.4.4.2 for more details                                           | 0x00          | R/W  |
| 7:0    | Inter Frame Gap<br>Compensation<br>Timer<br>BTMR | Sets the number of bit times that the PLCA RS waits for the MAC to send a frame, after CRS is de-asserted.  The default of 128 includes the minimum inter-frame gap of 96 bits as defined in IEEE802.3 Clause 4.4.2, plus additional margin.  Can be used to fine tune the burst performance | 0x80          | R/W  |

## **MMS12 Registers**

Memory Map Selection 12 contains a direct mapping of Clause 45 MMD 30 vendor specific registers implemented in the NCN26010 device.

All MMS12 registers are 16-bit registers.

## MIIM IRQ CONTROL REGISTER (MMS12, ADDRESS 0x0010)

| Bit(s) | Name                            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Default Value | Туре |
|--------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------|
| 15:6   | No Used                         | Not used                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0x000         | R    |
| 5      | Physical<br>Collision<br>Report | 1 = PHYINT on Physical Collision enabled 0 = PHYINT on Physical Collision disabled If enabled, a PHYINT event is issued every time a physical collision is detected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0             | R/W  |
| 4      | PLCA<br>Recovery<br>Report      | 1 = PHYINT on PLCA Recovery enabled 0 = PHYINT on PLCA Recovery disabled When enabled, a PHYINT is issued on every PLCA Recovery event. PLCA recovery is flagged when a false carrier event (e.g. impulse noise) occurs on the line. When a CRS event is not followed by the reception of a packet within a certain amount of time the embedded PHY goes to either of two states, depending on its PLCA settings: When configured as coordinator node, the PHY waits for the line to be quiet for a certain amount of time and then sends a new BEACON. When not configured as a coordinator node, the PHY will wait for a BEACON before getting a new transmit opportunity. | 0             | R/W  |
| 3      | Remote<br>Jabber Report         | 1 = PHYINT on Remote Jabber enabled 0 = PHYINT on Remote Jabber disabled When enabled, a PHYINT is issued every time the embedded PHY detects a remote jabber condition. A remote jabber condition occurs if a station transmits for longer than a maximum length Ethernet frame transmit duration (2000 bytes, including FCS).                                                                                                                                                                                                                                                                                                                                              | 0             | R/W  |
| 2      | Local Jabber<br>Report          | 1 = PHYINT on Local Jabber enabled<br>0 = PHYINT on Local Jabber disabled<br>When enabled, a PHYINT event is asserted when the NCN26010 detects a<br>local jabber condition.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0             | R/W  |
| 1      | PLCA Status<br>Change<br>Report | 1 = PHYINT on change of PLCA Status 0 = no PHYINT on change of PLCA Status When enabled, the device issues a PHYINT every time the PLCA Status changes. To determine the actual PLCA status, the host interrupt service routine would have to read the PLCA Status Register, PLCASTATUS (MMS4, Address 0xCA03).                                                                                                                                                                                                                                                                                                                                                              | 0             | R/W  |
| 0      | Link Stats<br>Change<br>Report  | 1 = PHYINT on change of Link Status enabled 0 = PHYINT on change of Link Status disabled When enabled, a PHYINT event is issued every time the link status changed. The actual link status can be read from the Link Status bit (0.2) in the PHY Status register MMS 0, Address 0xFF01.                                                                                                                                                                                                                                                                                                                                                                                      | 0             | R/W  |

<sup>5.</sup> Note in this table PHYINT is referred to as an interrup request internal to the NCN26010 device and not the IRQn pin on the device. The difference is that the PHYINT can be masked and shall be acknowledged separately.

# MIIM IRQ STATUS REGISTER (MMS12, ADDRESS 0x0011)

Whenever an IRQ occurs, the user should read this register to determine the source of the interrupt. All the bits latch high and self-clear on read of this register.

| Bit(s) | Name                                                                                                  | Description                                                                                                                                                                                                                                                                  | Default Value | Type       |
|--------|-------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------|
| 15     | Reset Status                                                                                          | This bit is set at Power–On–Reset or any other form of hardware reset. Its purpose is to notify the host of a possibly unsolicited system reset. When set, it does not generate an interrupt. Once cleared, it cannot be set. The bit can be cleared by writing a "1" to it. | 0             | RC-SCW1    |
| 14:6   | No Used                                                                                               | Not used                                                                                                                                                                                                                                                                     | 0x000         |            |
| 5      | Physical<br>Collision                                                                                 | A one indicates that the last IRQ was issued due to a Physical collision on the line.                                                                                                                                                                                        | 0             | R<br>LH-SC |
| 4      | PLCA<br>Recovery                                                                                      | A one indicates that the last IRQ was issued by the PHY due to a PLCA Recovery condition.                                                                                                                                                                                    |               | R<br>LH-SC |
| 3      | Remote A one indicates that the last IRQ was issued by the PHY due to detecting a remote jabber fault |                                                                                                                                                                                                                                                                              | 0             | R<br>LH-SC |
| 2      | Local Jabber                                                                                          | A one indicates that the last IRQ was issued by the PHY due to detecting a remote jabber fault                                                                                                                                                                               | 0             | R<br>LH-SC |
| 1      | PLCA Status<br>Change                                                                                 | A one indicates that the last IRQ was issued due to a change in PLCA status. To determine the actual PLCA status the hosts interrupt service routine would have to read the PLCA Status Register, PLCASTATUS (MMS4, Address 0xCA03) at MMS 4, Address 51715 (0xCA03).        | 0             | R<br>LH-SC |
| 0      | Link Stats<br>Change                                                                                  | A one indicates that the last IRQ was issued due to a change in the Link Status.  The actual link status can be read from the Link Status bit (0.2) in the PHY Status register MMS 0, Address 0xFF01.                                                                        | 0             | R<br>LH-SC |

# DIO CONFIGURATION REGISTER (MMS12, ADDRESS 0x0012)

The DIO configuration register sets the function of the General Purpose I/O pins DIO1 and DIO0.

| Bit(s) | Name                    |                                                 |                                        | Description                                                                              | Default Value | Type |
|--------|-------------------------|-------------------------------------------------|----------------------------------------|------------------------------------------------------------------------------------------|---------------|------|
| 15     | Slew Rate 1             | 1 = slow<br>0 = fast<br>Sets the slew ra        | ate of the DIO1 ou                     | utput.                                                                                   | 0             | R/W  |
| 14     | Pull Enable 1           |                                                 | DIO1 is programe<br>stor, depending or | 1                                                                                        | R/W           |      |
| 13     | Pull Resistor<br>Type 1 | 1 = Pull Down<br>0 = Pull Up<br>Sets the type o |                                        |                                                                                          |               |      |
| 12:9   | FN1[3:0]                | Selects the fun                                 | ction of the DIO 1                     | pin. See table for FNx below.                                                            | 0             | R/W  |
| 8      | VAL1                    |                                                 |                                        | nen FN1[3:0] is set to GPIO function.<br>h, 0 = active low) for all other modes.         | 0             | R/W  |
| 7      | Slew Rate 0             | 1 = slow<br>0 = fast<br>Sets the slew re        | ate of the DIO0 ou                     | utput.                                                                                   | 0             | R/W  |
| 6      | Pull Enable 0           |                                                 |                                        |                                                                                          |               |      |
| 5      | Pull Resistor<br>Type 0 | 1 = Pull Down<br>0 = Pull Up<br>Sets the type o |                                        |                                                                                          |               |      |
| 4:1    | FN0[3:0]                | Selects the fun                                 | 0x0                                    | R/W                                                                                      |               |      |
|        |                         | FNx[3:0]                                        | Function                               | Description                                                                              |               |      |
|        |                         | 0x0                                             | Disable                                | DIOx is set to high-impedance (default)                                                  |               |      |
|        |                         | 0x1                                             | GPIO (output)                          | Output value is set after VALx                                                           |               |      |
|        |                         | 0x2                                             | SFD-TX                                 | Generates a pulse at SFD transmission.<br>VALx sets the pulse polarity.                  |               |      |
|        |                         | 0x3                                             | SFD-RX                                 | Generates a pulse when SFD is detected during RX. VALx sets the pulse polarity. (Note 6) |               |      |
|        |                         | 0x4                                             | LED<br>Link Control                    | Pin drives a LED when port is enabled and link status is up                              |               |      |
|        |                         | 0x5                                             | LED<br>PLCA Status                     | Pin drives a LED when PLCA status is up                                                  |               |      |
|        |                         | 0x6                                             | LED TX                                 | LED indicating TX activity                                                               |               |      |
|        |                         | 0x7                                             | LED RX                                 | LED indicating RX activity. (Note 6)                                                     |               |      |
|        |                         | 0x8                                             | CLK25M                                 | Output 25 MHz clock                                                                      |               |      |
|        |                         | 0x9 – 0xA                                       | Reserved                               | Don't use                                                                                |               |      |
|        |                         | 0xB                                             | SFD-<br>RX&TX                          | Pulse on DIOx at SFD (RX or TX), VALx sets the polarity of the pulse                     |               |      |
|        |                         | 0xC - 0xE                                       | Reserved                               | Don't use                                                                                |               |      |
|        |                         | 0xF                                             | LED<br>TX&RX                           | LED indicating TX and RX activity                                                        |               |      |
| 0      | VAL0                    |                                                 |                                        | nen FN0[3:0] is set to GPIO function.<br>h, 0 = active low) for all other modes.         | 0             | R/W  |

<sup>6.</sup> Also triggers on TX.



## PHY TWEAKS REGISTER (MMS12, ADDRESS 0x1001)

The PHY TWEAKS register allows experienced users to customize the parameters of the analog line driver among other custom parameters. The default values have been carefully selected and do not need modification under normal conditions.

| Bit(s) | Name               | Descr                                                                                                            | iption                                                                   | Default Value | Type |
|--------|--------------------|------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------|------|
| 15:14  | TX Gain            | Specifies the Transmitter Amplitude ga                                                                           | ain.                                                                     | 0b00          | R/W  |
|        |                    | TX Gain                                                                                                          | TX Amplitude (mV <sub>pp</sub> )                                         | 7             |      |
|        |                    | 0b00                                                                                                             | 1000                                                                     | 7             |      |
|        |                    | 0b01                                                                                                             | 1100                                                                     | 7             |      |
|        |                    | 0b10                                                                                                             | 900                                                                      | 1             |      |
|        |                    | 0b11                                                                                                             | 800                                                                      | 1             |      |
|        |                    |                                                                                                                  | ation register. It is recommended to hanging the value from its default  |               |      |
| 3:10   | RX CD<br>Threshold | Specifies the RX Collision Detection the R $RX_{CD\_Treshold} = 150 \text{ mV} + 50 \text{ mV}_{pp}$             |                                                                          | 0xB           | R/W  |
|        |                    | RX CD                                                                                                            | Threshold Level [mV <sub>pp</sub> ]                                      | 1             |      |
|        |                    | 0                                                                                                                | 150                                                                      | 1             |      |
|        |                    | 1                                                                                                                | 200                                                                      | 7             |      |
|        |                    | 2                                                                                                                | 250                                                                      | 1             |      |
|        |                    | 3                                                                                                                | 300                                                                      | 1             |      |
|        |                    | 4                                                                                                                | 350                                                                      | 1             |      |
|        |                    | 5                                                                                                                | 400                                                                      |               |      |
|        |                    | 6                                                                                                                | 450                                                                      | 1             |      |
|        |                    | 7                                                                                                                | 500                                                                      | 1             |      |
|        |                    | 8                                                                                                                | 550                                                                      | 1             |      |
|        |                    | 9                                                                                                                | 600                                                                      | 1             |      |
|        |                    | 10                                                                                                               | 650                                                                      |               |      |
|        |                    | 11                                                                                                               | 700 (default)                                                            | 7             |      |
|        |                    | 12                                                                                                               | 750                                                                      | 7             |      |
|        |                    | 13                                                                                                               | 800                                                                      | 7             |      |
|        |                    | 14                                                                                                               | 850                                                                      | 7             |      |
|        |                    | 15                                                                                                               | 900                                                                      | 7             |      |
|        |                    |                                                                                                                  | ation register. It is recommended to changing the value from its default | 1             |      |
| 9:6    | RX_ED<br>Threshold | Specifies the RX energy detection thre $RX_{ED\_Treshold} = 150 \text{ mV} + 50 \text{ mV}_{pp} * 100 \text{ m}$ |                                                                          | 0x2           | R/W  |
|        |                    | RX_ED                                                                                                            | ED Threshold Level (mV <sub>pp</sub> )                                   | 7             |      |
|        |                    | 0                                                                                                                | 150                                                                      | ]             |      |
|        |                    | 1                                                                                                                | 200                                                                      | ]             |      |
|        |                    | 2                                                                                                                | 250 (default)                                                            | 7             |      |
|        |                    | 3                                                                                                                | 300                                                                      | 7             |      |
|        |                    | 4                                                                                                                | 350                                                                      | 7             |      |
|        |                    | 5                                                                                                                | 400                                                                      | 7             |      |
|        |                    | 6                                                                                                                | 450                                                                      | 7             |      |
|        |                    | 7                                                                                                                | 500                                                                      | 1             |      |

# PHY TWEAKS REGISTER (MMS12, ADDRESS 0x1001) (continued)

The PHY TWEAKS register allows experienced users to customize the parameters of the analog line driver among other custom parameters. The default values have been carefully selected and do not need modification under normal conditions.

| Bit(s) | Name                 | Desc                                                                                                                                                                                                                                                                          | cription                                                                   | Default Value | Type |
|--------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|---------------|------|
|        |                      | 8                                                                                                                                                                                                                                                                             | 550                                                                        |               |      |
|        |                      | 9                                                                                                                                                                                                                                                                             | 600                                                                        |               |      |
|        |                      | 10                                                                                                                                                                                                                                                                            | 650                                                                        |               |      |
|        |                      | 11                                                                                                                                                                                                                                                                            | 700                                                                        |               |      |
|        |                      | 12                                                                                                                                                                                                                                                                            | 750                                                                        |               |      |
|        |                      | 13                                                                                                                                                                                                                                                                            | 800                                                                        |               |      |
|        |                      | 14                                                                                                                                                                                                                                                                            | 850                                                                        |               |      |
|        |                      | 15                                                                                                                                                                                                                                                                            | 900                                                                        |               |      |
|        |                      |                                                                                                                                                                                                                                                                               | uration register. It is recommended to changing the value from its default |               |      |
| 5      | Digital Slew<br>Rate | 0 = slow 1 = fast (default) Sets the output slew rate of the all digital I/Os, excluding DIO0 and DIO1. Setting the slew rate to "fast" might improve signal integrity when driving higher capacitive loads, but yields the opposite effect in low capacitive load scenarios. |                                                                            | 1             | R/W  |
| 4:3    | CMC<br>Compensation  | In case a common mode choke is us compensate for the added common-                                                                                                                                                                                                            | ed on the line, these bits can be set to mode choke resistance:            | 0             | R/W  |
|        |                      | CMC                                                                                                                                                                                                                                                                           | CMC Typical Series Resistance ( $\Omega$ )                                 |               |      |
|        |                      | 0b00                                                                                                                                                                                                                                                                          | 0 – 0.5 (default)                                                          |               |      |
|        |                      | 0b01                                                                                                                                                                                                                                                                          | 0.5 – 2–25                                                                 |               |      |
|        |                      | 0b10                                                                                                                                                                                                                                                                          | 2.25 – 3.75                                                                |               |      |
|        |                      | 0b11                                                                                                                                                                                                                                                                          | 3.75 – 5                                                                   |               |      |
| 2      | TX Slew              | 0 = slow 1 = fast This sets the slew rate of the TX line driver output. Setting this to "slow" can help improve EMC performance but may have a negative effect on return loss.                                                                                                |                                                                            | 0             | RW   |
| 1      | Not Used             | -                                                                                                                                                                                                                                                                             |                                                                            | 0             | R    |
| 0      | CLK Out<br>Enable    | 1 = enabled (default) 0 = disabled When enabled, the PHY's internal 25 MHz clock is output at CLKO. When disabled, the CLKO pin drives a logic low level.                                                                                                                     |                                                                            | 1             | R/W  |

# MACIDO (MMS12, ADDRESS 0x1002)

| Bit(s) | Name         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Default Value | Туре |
|--------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------|
| 15:0   | MACID [15:0] | Lower 16 bit of the unique MAC address.  Together with the upper 8 bits in the MACID1 register, and the OUI from IDVER (MMS0, address 0x0000, bits 31:10), it forms a unique MAC address for the NCN26010 device.  Note that no Address Filter is pre–initialized with that MAC address. The user should read MACID0, MACID1 and OUI (from IDVER) to initialize the address filters. The host may also need to use the MAC address as the source address in Ethernet frames sent to the NCN26010. | -             | RO   |

# MACID1 (MMS12, ADDRESS 0x1003)

| Bit(s) | Name         | Description                                                             | Default Value | Туре |
|--------|--------------|-------------------------------------------------------------------------|---------------|------|
| 15:8   | -            | Not used                                                                | _             | RO   |
| 7:0    | MACID[23:16] | Upper 8 bits of the MAC address. See description in MACID0 for details. | _             | RO   |

# CHIP INFO REGISTER (MMS12, ADDRESS 0x1004)

| Bit(s) | Name     | Description                                             | Default Value | Туре |
|--------|----------|---------------------------------------------------------|---------------|------|
| 15     | Not Used |                                                         | 0             | R    |
| 14:8   | Wafer_Y  | Y position on the Wafer from where the part was picked. | -             | R    |
| 7      | Not Used |                                                         | 0             | R    |
| 6:0    | Wafer_X  | X position on the Wafer from where the part was picked. | -             | R    |

## **NVM HEALTH REGISTER (MMS12, ADDRESS 0x1005)**

This register reports if there are errors in the factory configuration data set by **onsemi** during manufacturing of the NCN26010. There are three different zones for the configuration data stored inside the devices non-volatile memory:

| Zone   | Description                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Green  | Manufacturing related data Errors in this zone do not cause any failure or misbehavior in the application.                                                                                                                                                                                                                      |  |  |  |  |
| Yellow | Functional Data: MAC and OUI Corrupted data in this area does not cause the part to malfunction, but a host relying on the information stored herein might not initialize its drivers correctly. However, countermeasures taken in the host's software could be used to fall back to a state where operation is still possible. |  |  |  |  |
| Red    | Configuration data Data corruption in this area could render the part unusable. With factory configuration not being correct, it cannot be guaranteed that the part will operate within the limits required by specifications.                                                                                                  |  |  |  |  |

Note that the configuration memory cannot be written by the user, so corrupted data cannot be recovered. The configuration memory is protected by an ECC scheme that allows the correction of single bit error and the detection of double bit errors. With this feature, a single bit error (SBERR) can be considered a warning, while a reported double bit error shall be interpreted as an error impairing the function of the part (partially or entirely), depending on the zone in which it appears.

| Bit(s) | Name                       | Description                                                                                                                                                                                                                                                                                                  | Default Value | Туре |
|--------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------|
| 15     | Red Zone<br>NVM Warning    | When this bit reads as one, the ECC controller for the configuration memory has detected a single bit error in the red zone. As single bit errors are corrected by the ECC controller, this is just a warning. The NCN26010 remains fully functional                                                         | 0             | R    |
| 14     | Red Zone<br>NVM Error      | When 1, the ECC controller detected at least two unrecoverable bit errors in the red zone of the configuration memory. This shall be treated as an error, therefore correct functionality is not guaranteed. The part might still operate with degraded performance.                                         | 0             | R    |
| 13     | Yellow Zone<br>NVM Warning | When 1, the ECC controller detected and corrected a single bit error in the yellow zone of the configuration memory. Full functionality is still granted.                                                                                                                                                    | 0             | R    |
| 12     | Yellow Zone<br>NVM Error   | When 1, the ECC controller detected at least two unrecoverable bit errors in the yellow zone of the configuration memory. While this is an error invalidating the content of the OUI and the MAC ID, the NCN26010 still functions as an Ethernet MACPHY in accordance to specifications.                     | 0             | R    |
| 11     | Green Zone<br>NVM Warning  | When 1, the ECC controller detected and corrected a single bit error in the green zone of the trim and configuration memory. Full functionality is still granted.                                                                                                                                            | 0             | R    |
| 10     | Green Zone<br>NVM Error    | When 1, the ECC controller detected at least two unrecoverable bit errors in the green zone of the configuration memory. As the green zone contains manufacturing and tracing information, the NCN26010 functionality is not affected. However, a part with this error loses its manufacturing traceability. | 0             | R    |
| 9:0    | Reserved                   | Reserved for manufacturing purposes.                                                                                                                                                                                                                                                                         | =             | R    |

#### **Applications Information**

Clock Source

The NCN26010 requires a precise and robust 25 MHz clock source for correct operation.

The clock can either be fed from an external 25 MHz clock source, or be generated using a quartz crystal connected to the XTAL Oscillator circuit of the NCN26010.

#### Crystal Oscillator

The oscillator circuit is designed to drive a 25 MHz parallel resonance AT cut quartz crystal. The external crystal shall be connected between the XI pin and the XO pin. XI is the input pin and XO is the output pin of the internal crystal oscillator circuit.

A typical crystal connection circuit is shown in Figure 5.



Figure 5. Crystal Connection Diagram

External Clock Source

In situations where a 25 MHz (±100 ppm) clock signal is already available in the system, the NCN26010 can be clocked using that signal, removing the need of adding a crystal and load capacitors. In this case, the external clock signal shall be connected to the XI pin of the NCN26010, while the XO pin shall be left floating.



Figure 6. Connecting an External Clock Source

Clock Output

The NCN26010 also offers a dedicated output pin that can provide a stable 25 MHz clock to other components (like MCUs) on the same PCB. The CLKO pin offers that function at 3.3 V or 2.5 V LVCMOS levels depending on VDDIO.

## **Device Configuration Examples**

To configure the NCN26010, configuration registers (see memory map) can be set using SPI commands following the OPEN Alliance TC6 10BASE–T1x (see OPEN specs) serial communication protocol.

Please see the "OPEN Alliance 10BASE-T1x MACPHY Serial Interface" specification section 7.4, available at https://www.opensig.com, for details.

Basic Configuration for CSMA/CD Operation

To connect the NCN26010 device to a 10BASE-T1S multi drop network in CSMA/CD mode of operation, a few writes to control registers are required. This requires configuring the MAC and the PHY functions inside the device and finally set the SPI protocol to enable the exchange of Ethernet frames between the MACPHY and the connected SPI master.

Minimal configuration example:

- 1. Issue a device reset by writing 0x00000001 into Reset Control and Status, RESET (MMS0, Address 0x0003)
- 2. In the MAC CONFIGO register at MMS1, Address 0x0000, set the following bits:
  - Bit 8: configures the MAC for calculating and appending the FCS. This relieves the host from calculating the FCS and the padding.
  - Bit 1: enable TX functionality, allowing the MAC to send Ethernet frames to the internal PHY
  - Bit0: enable RX functionality, allowing the MAC to receive Ethernet frames from the internal PHY.
     Please refer to the register description of the MAC CONFIG0 register for more options, as the above represent only the minimum required settings.
- 3. Enable the physical link by setting bit 12 of the "PHY Control Register" at MMS0, Address 0xFF00
- 4. Configure the SPI protocol engine, according to the application's needs, by setting the appropriate bits in the SPI CONFIG0 Register at MMS0, address 0x0004.

NOTE: A good starting point is writing 0x0000BC06, but that is dependent on the implementation and capabilities of the software running on the host.

Note that as a last action, the SYNC bit needs to be set to one to allow data to flow between the host and the MACPHY.

The above four steps set the NCN26010 in CSMA/CD mode, accepting all valid Ethernet frames ("promiscuous" mode). This mode is useful when implementing traffic monitors, bridges or interface converters.

Basic Configuration for PLCA Operation

The NCN26010 offers the IEEE802.3cg specified feature of Physical Layer Collision Avoidance.

When PLCA is enabled, the coordinator node (PLCA ID = 0) starts a PLCA cycle by putting a BEACON on the line that is seen by all stations configured to operate in PLCA mode. PLCA only operates properly when all stations on the multi-drop segment have a valid PLCA configuration. Minimum requirements are:

 Every station needs to have a unique PLCA ID in the range of 0 to 254

- There shall be one and only one coordinator node.
- On the coordinator node, PLCA node count shall be configured to be greater or equal to the highest ID assigned to the stations in the mixing segment.
- It is recommended not to set the node count to values lower than 8.

In addition to the basic setup for CSMA/CD, users need to set for the coordinator node:

- 1. The local PLCA ID to 0 and the appropriate PLCA node count to allow all station to participate in the PLCA enabled segment.
  - This is done by setting the correct numbers in the PLCACTRL1 register at MMS4, Address 0xCA02.
- 2. Enable PLCA by writing a one to PLCACTRL0 (MMS4, Address 0xCA01), bit 15.

For all other nodes in the PLCA enabled network, there is no need to specify the PLCA node count. This can be left at default or can be set to any other valid number.

#### Address Filtering

Running the NCN26010 in promiscuous mode will generate a lot of traffic on the SPI interface. This might not be desired in stations that are limited in performance (like low cost/low power MCUs) and could not cope with constant traffic of 10 Mb/s.

In a typical application, it is desired to have the MACPHY only forwarding Ethernet frames that match certain destination MAC addresses.

The NCN26010 offers a flexible scheme of up to four address match registers and filter masks allowing to forward frames that match dedicated destination address or groups of destination addresses.

These can be Broadcasts, Multicast and Unicast addresses.

For accepting broadcast frames, the MAC CONTROL0 register (MMS1, address 0x0000) needs to clear its BCSF.

To allow the MACPHY to forward multicast packets to the host, clear the MCSF bits in the MAC CONTROL0 register. In the canonical case of a station being assigned a single dedicated MAC address to respond at, the ADDRFLTH, ADDRFLTL, ADDRMASKL and ADDRMASKH registers have to be set accordingly.

These filters can also be used to limit the multicast frames to dedicated multicast IDs or a larger group of IDs or unicast addresses. For example, when ADRF = 1, a frame is accepted if any of the ADDRFLT/MASK register pairs accept the frame. A pair accepts the frame if the logical bitwise AND between the frame's destination MAC address and the ADDMASK value matches exactly the ADDRFLT value.

#### Example A:

A NCN26010 device should be setup to forward all broadcast frames and frames with the destination address 60:C0:BF:01:01:01

#### Solution:

- Set ADDRFLT0L to 0xBF010101
- Set ADDRFLT0H to 0x800060C0 note that bit 31 of ADDRFLTxH activates that filter
- Set ADDRMSK0L to 0xFFFFFFF
- Set ADDRMSK0H to 0x0000FFFF
- Set bit ADRF and clear bit BCSF in the MAC CONTROLL0 register to one.

#### Example B:

In addition to Example A, the MACPHY should also accept all multicast frames of the group 31:6E:17:XX:XX:XX

#### Solution:

ADDRFLT1L = 0x17000000 ADDRFLT1H = 0x8000316E ADDRMASK1L = 0xFF000000 ADDRMASK1H = 0x0000FFFF

#### ORDERING INFORMATION

| Device Order Number | Specific Device Marking | Package Type                 | Shipping <sup>†</sup> |
|---------------------|-------------------------|------------------------------|-----------------------|
| NCN26010XMNTXG      | 26010                   | QFN32 4x4, 0.4P<br>(Pb-Free) | 4000 / Tape & Reel    |
| NCN26010XMNTBG      | 26010                   | QFN32 4x4, 0.4P<br>(Pb-Free) | 1000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.





PIN 1 REFERENCE



-<u>A</u>

В

**DATE 20 APR 2021** 

#### NOTES:

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- CONTROLLING DIMENSION: MILLIMETERS
- DIMENSION & APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30 MM FROM THE TERMINAL TIP.
- COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.



MILLIMETERS DIM MIN. NDM. MAX. 0.80 0.90 1.00 A1 0.00 0.05 0.20 REF ΑЗ b 0.15 0.20 0.25 3.95 4.05 D 4.00 2.70 2.80 2.90 D2 3.95 4.00 4.05 Ε E2 2.70 2.80 2.90 e 0.40 BSC Κ 0.25 REF 0.45 REF k2 0.25 0.35 0.45 L

0.15



TOP VIEW









\_\_\_

---

L1

RECOMMENDED
MOUNTING FOOTPRINT
For additional information on our Pb-Free strategy and soldering details, please download the DN Semiconductor Soldering and Mounting Techniques Reference Manual, SDLDERRM/D.

#### **GENERIC MARKING DIAGRAM\***

XXXXXX XXXXXX **AWLYWW**  XXXX = Specific Device Code

= Assembly Location

WL = Wafer Lot = Year \\\\\ = Work Week \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "=", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | MENT NUMBER: 98AON33054H  Electronic versions are uncontrolled except when accessed directly from the Printed versions are uncontrolled except when stamped "CONTROLLED COP" |  |             |  |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|--|
| DESCRIPTION:     | QFN32 4x4, 0.4P                                                                                                                                                              |  | PAGE 1 OF 1 |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales