# **ESD Protection Diode** # Low Capacitance ESD Protection for USB 3.0 Interface The ESD8106 surge protection is specifically designed to protect USB 3.0 interfaces by integrating two Superspeed pairs, D+ and D-lines into a single protection product. Ultra-low capacitance and low ESD clamping voltage make this device an ideal solution for protecting voltage sensitive high speed data lines. The flow-through style package allows for easy PCB layout and matched trace lengths necessary to maintain consistent impedance between high speed differential lines. #### **Features** - Low Capacitance (0.35 pF Max, I/O to GND) - Protection for the Following IEC Standards: IEC 61000-4-2 Level 4 - UL Flammability Rating of 94 V-0 - These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant # **Typical Applications** • USB 3.0 # **MAXIMUM RATINGS** (T<sub>J</sub> = 25°C unless otherwise noted) | Rating | Symbol | Value | Unit | |--------------------------------------------------------|------------------|-------------|----------| | Operating Junction Temperature Range | TJ | -55 to +125 | °C | | Storage Temperature Range | T <sub>stg</sub> | -55 to +150 | °C | | Lead Solder Temperature –<br>Maximum (10 Seconds) | TL | 260 | °C | | IEC 61000-4-2 Contact (ESD)<br>IEC 61000-4-2 Air (ESD) | ESD<br>ESD | ±15<br>±15 | kV<br>kV | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. # ON Semiconductor® #### www.onsemi.com # UDFN14 CASE 517CQ MARKING DIAGRAM 6DM ○ • 6D = Specific Device Code M = Date Code = Pb-Free Package #### **PIN CONFIGURATION** | I/O | I/O | I/O | I/O GND I/O I/O | |----------|-----|-----|-----------------| | 14 | 13 | 12 | 11, 10 9 8 | | <b>1</b> | 2 | 3 | 4 . 5 . 6 . 7 | | *N/C | N/C | N/C | N/C GND N/C N/C | \*Pins 1–7 should be connected to opposite pin with PCB trace in order to maintain a flow-thru routing scheme. # ORDERING INFORMATION | Device | Package | Shipping | |--------------|---------------------|--------------------| | ESD8106MUTAG | UDFN14<br>(Pb-Free) | 3000 / Tape & Reel | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. See Application Note AND8308/D for further description of survivability specs. 1 Pins 5, 10 Note: Common GND – Only minimum of 1 GND connection required Figure 1. Pin Schematic #### **ELECTRICAL CHARACTERISTICS** $(T_A = 25^{\circ}C \text{ unless otherwise noted})$ | Symbol | Parameter | |------------------|----------------------------------------------------| | I <sub>PP</sub> | Maximum Peak Pulse Current | | V <sub>C</sub> | Clamping Voltage @ I <sub>PP</sub> | | V <sub>RWM</sub> | Working Peak Reverse Voltage | | I <sub>R</sub> | Maximum Reverse Leakage Current @ V <sub>RWM</sub> | | $V_{BR}$ | Breakdown Voltage @ I <sub>T</sub> | | Ι <sub>Τ</sub> | Test Current | | R <sub>DYN</sub> | Dynamic Resistance | <sup>\*</sup>See Application Note AND8308/D for detailed explanations of datasheet parameters. # **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = 25°C unless otherwise specified) | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------|----------------------|----------------------|-----|------| | Reverse Working<br>Voltage | $V_{RWM}$ | I/O Pin to GND | | | 3.3 | ٧ | | Breakdown Voltage | $V_{BR}$ | I <sub>T</sub> = 1 mA, I/O Pin to GND | 4.0 | 5.0 | | V | | Reverse Leakage<br>Current | I <sub>R</sub> | V <sub>RWM</sub> = 3.3 V, I/O Pin to GND | | | 1.0 | μΑ | | Dynamic Resistance | R <sub>DYN</sub> | (Note 1) | | 0.45 | | Ω | | $ \begin{array}{c} \text{Junction Capacitance} \\ \text{V}_{R} = 0 \text{ V, f} = 1 \text{ MHz between I/O Pins and GND} \\ \text{V}_{R} = 0 \text{ V, f} = 1 \text{ MHz between I/O Pins} \\ \text{V}_{R} = 0 \text{ V, f} = 1 \text{ MHz, T}_{A} = 65^{\circ}\text{C between I/O Pins and GND} \\ \end{array} $ | | | 0.30<br>0.10<br>0.37 | 0.35<br>0.20<br>0.47 | pF | | <sup>1.</sup> ANSI/ESD STM5.5.1 – Electrostatic Discharge Sensitivity Testing using Transmission Line Pulse (TLP) Model. TLP conditions: $Z_0 = 50~\Omega$ , $t_p = 100~ns$ , $t_r = 4~ns$ , averaging window; $t_1 = 30~ns$ to $t_2 = 60~ns$ . NOTE: TLP parameter: $Z_0 = 50 \ \Omega$ , $t_p = 100 \ ns$ , $t_r = 300 \ ps$ , averaging window: $t_1 = 30 \ ns$ to $t_2 = 60 \ ns$ . $V_{IEC}$ is the equivalent voltage stress level calculated at the secondary peak of the IEC 61000–4–2 waveform at $t = 30 \ ns$ with 2 A/kV. See TLP description below for more information. ## **Transmission Line Pulse (TLP) Measurement** Transmission Line Pulse (TLP) provides current versus voltage (I–V) curves in which each data point is obtained from a 100 ns long rectangular pulse from a charged transmission line. A simplified schematic of a typical TLP system is shown in Figure 3. TLP I–V curves of ESD protection devices accurately demonstrate the product's ESD capability because the 10s of amps current levels and under 100 ns time scale match those of an ESD event. This is illustrated in Figure 4 where an 8 kV IEC 61000–4–2 current waveform is compared with TLP current pulses at 8 A and 16 A. A TLP I–V curve shows the voltage at which the device turns on as well as how well the device clamps voltage over a range of current levels. For more information on TLP measurements and high to interpret them please see AND9007/D. Figure 3. Simplified Schematic of a Typical TLP System Figure 4. Comparison Between 8 kV IEC 61000-4-2 and 8 A and 16 A TLP Waveforms Figure 5. USB 3.0 Eye Diagram with and without ESD8106. 5.0 Gb/s, 400 mV $_{\mbox{\footnotesize{PP}}}$ | Interface | Data Rate<br>(Gb/s) | Fundamental Frequency<br>(GHz) | 3 <sup>rd</sup> Harmonic Frequency<br>(GHz) | ESD8106 Insertion Loss (dB) | |-----------|---------------------|--------------------------------|---------------------------------------------|-----------------------------| | USB 3.0 | 5 | 2.5 (m1) | 7.5 (m2) | m1 = 0.100<br>m2 = 0.580 | Figure 6. ESD8106 Insertion Loss Figure 7. Recommended USB 3.0 Layout Diagram ## **PCB Layout Guidelines** Steps must be taken for proper placement and signal trace routing of the ESD protection device in order to ensure the maximum ESD survivability and signal integrity for the application. Such steps are listed below. - Place the ESD protection device as close as possible to the I/O connector to reduce the ESD path to ground and improve the protection performance. - In USB 3.0 applications, the ESD protection device should be placed between the AC coupling capacitors and the I/O connector on the TX differential lanes as shown in Figure 8. - Make sure to use differential design methodology and impedance matching of all high speed signal traces. - Use curved traces when possible to avoid unwanted reflections. - Keep the trace lengths equal between the positive and negative lines of the differential data lanes to avoid common mode noise generation and impedance mismatch. - Place grounds between high speed pairs and keep as much distance between pairs as possible to reduce crosstalk. Figure 8. USB 3.0 Connection Diagram ## **ESD Protection Device Technology** ON Semiconductor's portfolio contains three main technologies for low capacitance ESD protection device which are highlighted below and in Figure 9. - ESD7000 series: Zener diode based technology. This technology has a higher breakdown voltage (VBR) limiting it to protecting chipsets with larger geometries. - ESD8000 series: Silicon controlled rectifier (SCR) type technology. The key advatange for this technology is a low holding voltage (VH) which produces a deeper snapback that results in lower voltage over high - currents as shown in the TLP results in Figure 10. This technology provides optimized protection for chipsets with small geometries against thermal failures resulting in chipset damage (also known as "hard failures"). - ESD8100 series: Low voltage punch through (LVPT) technology. The key advatange for this technology is a very low turn-on voltage as shown in Figure 11. This technology provides optimized protection for chipsets with small geometries against recoverable failures due to voltage peaks (also known as "soft failures"). Figure 9. ON Semiconductor's Low-cap ESD Technology Portfolio Figure 10. High Current, TLP, IV Characteristic of Each Technology Figure 11. Low Current, DC, IV Characteristic of Each Technology # **MECHANICAL CASE OUTLINE** UDFN14, 3.5x1.35, 0.5P CASE 517CQ **ISSUE 0** **DATE 17 JAN 2013** # RECOMMENDED **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### NOTES: - DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. DIMENSION 6 APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.25 MM FROM THE TERMINAL TIP. | | MILLIMETERS | | | |-----|-------------|------|--| | DIM | MIN | MAX | | | Α | 0.45 | 0.55 | | | A1 | 0.00 | 0.05 | | | А3 | 0.13 | REF | | | b | 0.15 | 0.25 | | | b2 | 0.35 | 0.45 | | | D | 3.50 BSC | | | | E | 1.35 | BSC | | | е | 0.50 BSC | | | | L | 0.30 | 0.50 | | | L1 | 0.00 | 0.15 | | | 12 | 0.20 RFF | | | ## **GENERIC MARKING DIAGRAM\*** XX = Specific Device Code = Date Code M = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. | DOCUMENT NUMBER: | 98AON85811E | Electronic versions are uncontrolled except when accessed directly from the Document Repository<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | UDFN14, 3.5X1.35, 0.5P | | PAGE 1 OF 1 | ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales