

# ASPM34 Series Automotive 3-Phase 1200 V 50 A IGBT Intelligent Power Module

# NFVA25012NP2T

#### **General Description**

NFVA25012NP2T is an advanced Auto IPM module providing a fully–featured, high–performance inverter output stage for hybrid and electric vehicles. These modules integrate optimized gate drive of the built–in IGBTs to minimize EMI and losses, while also providing multiple on–module protection features including under–voltage lockouts, over–current shutdown, thermal monitoring of drive IC, and fault reporting. The built–in, high–speed HVIC requires only a single supply voltage and translates the incoming logic–level gate inputs to the high–voltage, high–current drive signals required to properly drive the module's internal IGBTs. Separate negative IGBT terminals are available for each phase to support the widest variety of control algorithms.

#### **Features**

- Automotive SPM® in 34 Pin DIP Package
- AEC & AQG324 Qualified and PPAP Capable
- 1200 V 50 A 3-Phase IGBT Inverter with Integral Gate Drivers and Protection
- Low-Loss, Short-Circuit Rated IGBTs
- Very Low Thermal Resistance Using AlN DBC Substrate
- Built-In Bootstrap Diodes and Dedicated Vs Pins Simplify PCB Layout
- Separate Open–Emitter Pins from Low–Side IGBTs for Three–Phase Current Sensing
- Single-Grounded Power Supply Supported
- Built-In NTC Thermistor for Temperature Monitoring and Management
- Adjustable Over-Current Protection via Integrated Sense-IGBTs
- Isolation Rating of 2500 Vrms / 1 min
- This is a Pb-Free Device

#### **Applications**

- Automotive High Voltage Auxiliary Motors
  - Climate E-Compressors
  - Oil / Water Pumps
  - Super / Turbo Chargers
  - Variety Fans
- Motion Control
  - Industrial Motor



3D Package Drawing (Click to Activate 3D Content)

DIP34 80x33, AUTOMOTIVE MODULE CASE MODGL

#### **MARKING DIAGRAM**



XXXXXXXXXXX = Specific Device Code

ZZZ = Lot ID

AT = Assembly & Test Location

Y = Year
W = Work Week
NNN = Serial Number

#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 14 of this data sheet.

#### **Related Resources**

- AN-9075 Users Guide for 1200V SPM® 2 Series
- AN-9076 Mounting Guide for New SPM® 2 Package
- <u>AN-9079</u> Thermal Performance of 1200 V Motion SPM<sup>®</sup> 2 Series by Mounting Torque
- Integrated Power Functions
- Integrated Drive, Protection, and System Control Functions

#### **Integrated Power Functions**

• 1200 V - 50 A IGBT inverter for three-phase DC / AC power conversion (Please refer to Figure 1)

# Integrated Drive, Protection and System Control Functions

- For inverter high-side IGBTs: gate drive circuit, high-voltage isolated high-speed level shifting control circuit Under-Voltage Lock-Out Protection (UVLO)
- For inverter low-side IGBTs: gate drive circuit, Short-Circuit Protection (SCP) control supply circuit Under-Voltage Lock-Out Protection (UVLO)
- Fault signaling: corresponding to UVLO (low-side supply) and SC faults
- Input interface: active-HIGH interface, works with 3.3 / 5 V logic, Schmitt-trigger input

#### **PIN CONFIGURATION**



Figure 1. Pin Configuration - Top View

### **PIN DESCRIPTION**

| Pin Number | Pin Name           | Pin Description                                                  |
|------------|--------------------|------------------------------------------------------------------|
| 1          | Р                  | Positive DC-Link Input                                           |
| 2          | W                  | Output for W Phase                                               |
| 3          | V                  | Output for V Phase                                               |
| 4          | U                  | Output for U Phase                                               |
| 5          | N <sub>W</sub>     | Negative DC-Link Input for W Phase                               |
| 6          | N <sub>V</sub>     | Negative DC-Link Input for V Phase                               |
| 7          | N <sub>U</sub>     | Negative DC-Link Input for U Phase                               |
| 8          | R <sub>TH</sub>    | Series Resistor for Thermistor (Temperature Detection)           |
| 9          | $V_{TH}$           | Thermistor Bias Voltage                                          |
| 10         | $V_{DD(L)}$        | Low-Side Bias Voltage for IC and IGBTs Driving                   |
| 11         | COM <sub>(L)</sub> | Low-Side Common Supply Ground                                    |
| 12         | IN <sub>(UL)</sub> | Signal Input for Low-Side U Phase                                |
| 13         | IN <sub>(VL)</sub> | Signal Input for Low-Side V Phase                                |
| 14         | IN <sub>(WL)</sub> | Signal Input for Low-Side W Phase                                |
| 15         | V <sub>FO</sub>    | Fault Output                                                     |
| 16         | C <sub>FOD</sub>   | Capacitor for Fault Output Duration Selection                    |
| 17         | C <sub>SC</sub>    | Shut Down Input for Short-Circuit Current Detection Input        |
| 18         | R <sub>SC</sub>    | Resistor for Short-Circuit Current Detection                     |
| 19         | IN <sub>(UH)</sub> | Signal Input for High-Side U Phase                               |
| 20         | COM <sub>(H)</sub> | High-Side Common Supply Ground                                   |
| 21         | $V_{DD(UH)}$       | High-Side Bias Voltage for U Phase IC                            |
| 22         | $V_{BD(U)}$        | Anode of Bootstrap Diode for U Phase High-Side Bootstrap Circuit |
| 23         | $V_{B(U)}$         | High-Side Bias Voltage for U Phase IGBT Driving                  |
| 24         | V <sub>S(U)</sub>  | High-Side Bias Voltage Ground for U Phase IGBT Driving           |
| 25         | IN <sub>(VH)</sub> | Signal Input for High-Side V Phase                               |
| 26         | $V_{DD(VH)}$       | High-Side Bias Voltage for V Phase IC                            |
| 27         | $V_{BD(V)}$        | Anode of Bootstrap Diode for V Phase High-Side Bootstrap Circuit |
| 28         | V <sub>B(V)</sub>  | High-Side Bias Voltage for V Phase IGBT Driving                  |
| 29         | V <sub>S(V)</sub>  | High-Side Bias Voltage Ground for V Phase IGBT Driving           |
| 30         | IN <sub>(WH)</sub> | Signal Input for High-Side W Phase                               |
| 31         | $V_{DD(WH)}$       | High-Side Bias Voltage for W Phase IC                            |
| 32         | $V_{BD(W)}$        | Anode of Bootstrap Diode for W Phase High-Side Bootstrap Circuit |
| 33         | V <sub>B(W)</sub>  | High-Side Bias Voltage for W Phase IGBT Driving                  |
| 34         | V <sub>S(W)</sub>  | High-Side Bias Voltage Ground for W Phase IGBT Driving           |

### INTERNAL EQUIVALENT CIRCUIT AND INPUT/OUTPUT PINS



#### NOTES:

- 1. nverter low-side is composed of three IGBTs, freewheeling diodes for each IGBT, and one control IC. It has gate drive and protection functions.
- 2. nverter power side is composed of four inverter DC-link input terminals and three inverter output terminals.
- 3. Inverter high-side is composed of three IGBTs, freewheeling diodes, and three drive ICs for each IGBT.

Figure 2. Internal Block Diagram

#### ABSOLUTE MAXIMUM RATINGS (Ti = 25°C unless otherwise noted)

| Symbol                 | Rating                             | Conditions                                                                                                                 | Rating                     | Unit             |
|------------------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------|----------------------------|------------------|
| NVERTER I              | PART                               |                                                                                                                            |                            |                  |
| V <sub>PN</sub>        | Supply Voltage                     | Applied between P – N <sub>U</sub> , N <sub>V</sub> , N <sub>W</sub>                                                       | 900                        | V                |
| V <sub>PN(Surge)</sub> | Supply Voltage (Surge)             | Applied between P - N <sub>U</sub> , N <sub>V</sub> , N <sub>W</sub>                                                       | 1000                       | V                |
| V <sub>CES</sub>       | Collector - Emitter Voltage        |                                                                                                                            | 1200                       | V                |
| ±Ι <sub>C</sub>        | Each IGBT Collector Current        | $T_C = 100^{\circ}C, T_J \le 150^{\circ}C, V_{DD} \ge 15 \text{ V}$                                                        | 50                         | Α                |
| ±I <sub>CP</sub>       | Each IGBT Collector Current (Peak) | $T_C$ = 25°C, $T_J$ ≤ 150°C, Under 1 ms Pulse Width                                                                        | 75                         | Α                |
| Pc                     | Collector Dissipation              | T <sub>C</sub> = 25°C per One Chip                                                                                         | 347                        | W                |
| TJ                     | Operating Junction Temperature     | V <sub>CES</sub> = 960 V                                                                                                   | <b>−40~150</b>             | °C               |
|                        |                                    | V <sub>CES</sub> = 1200 V                                                                                                  | <b>−40~125</b>             | °C               |
| ONTROL F               | PART                               |                                                                                                                            |                            |                  |
| $V_{DD}$               | Control Supply Voltage             | Applied between V <sub>DD(H)</sub> , V <sub>DD(L)</sub> – COM                                                              | 20                         | V                |
| V <sub>BS</sub>        | High-Side Control Bias Voltage     | $ \begin{array}{l} \text{Applied between } V_{B(U)} - V_{S(U)},  V_{B(V)} - V_{S(V)}, \\ V_{B(W)} - V_{S(W)} \end{array} $ | 20                         | ٧                |
| V <sub>IN</sub>        | Input Signal Voltage               | Applied between $IN_{(UH)}$ , $IN_{(VH)}$ , $IN_{(WH)}$ , $IN_{(UL)}$ , $IN_{(VL)}$ , $IN_{(WL)}$ – $COM$                  | -0.3~V <sub>DD</sub> + 0.3 | V                |
| $V_{FO}$               | Fault Output Supply Voltage        | Applied between V <sub>FO</sub> – COM                                                                                      | -0.3~V <sub>DD</sub> + 0.3 | V                |
| I <sub>FO</sub>        | Fault Output Current               | Sink Current at V <sub>FO</sub> pin                                                                                        | 2                          | mA               |
| V <sub>SC</sub>        | Current Sensing Input Voltage      | Applied between C <sub>SC</sub> – COM                                                                                      | -0.3~V <sub>DD</sub> + 0.3 | V                |
| OOSTSTR                | AP DIODE PART                      |                                                                                                                            |                            |                  |
| V <sub>RRM</sub>       | Maximum Repetitive Reverse Voltage |                                                                                                                            | 1200                       | V                |
| lF                     | Forward Current                    | T <sub>C</sub> = 25°C, T <sub>J</sub> ≤ 150°C                                                                              | 1.0                        | Α                |
| I <sub>FP</sub>        | Forward Current (Peak)             | $T_C$ = 25°C, $T_J$ ≤ 150°C, Under 1 ms Pulse Width                                                                        | 2.0                        | Α                |
| TJ                     | Operating Junction Temperature     |                                                                                                                            | -40~150                    | °C               |
| OTAL SYS               | TEM                                |                                                                                                                            |                            | •                |
| t <sub>SC</sub>        | Short Circuit Withstand Time       | $V_{DD} = V_{BS} \le 16.5 \text{ V}, V_{PN} \le 800 \text{ V},$ $T_J = 150 ^{\circ}\text{C}$ Non-repetitive                | 3                          | μs               |
| T <sub>STG</sub>       | Storage Temperature                |                                                                                                                            | -40~150                    | °C               |
| V <sub>ISO</sub>       | Isolation Voltage                  | 60 Hz, Sinusoidal, AC 1 minute, Connection Pins to Heat Sink Plate                                                         | 2500                       | V <sub>rms</sub> |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### THERMAL RESISTANCE

| Symbol                | Parameter                | Conditions                                                     | Min | Тур | Max  | Unit |
|-----------------------|--------------------------|----------------------------------------------------------------|-----|-----|------|------|
| R <sub>th(j-c)Q</sub> | Junction to Case Thermal | Inverter IGBT part (per 1 / 6 module)                          | -   | -   | 0.36 | °C/W |
| R <sub>th(j-c)F</sub> | Resistance (Note 4)      | Inverter FWD part (per 1 / 6 module)                           | -   | -   | 0.66 | °C/W |
| Lσ                    | Package Stray Inductance | P to N <sub>U</sub> , N <sub>V</sub> , N <sub>W</sub> (Note 5) | -   | 32  | -    | nΗ   |

For the measurement point of case temperature (T<sub>C</sub>), please refer to Figure 1. DBC discoloration and Picker Circle Printing allowed, please refer to application note AN-9190 (Impact of DBC Oxidation on SPM<sup>®</sup> Module Performance).
 Stray inductance per phase measured per IEC 60747-15.

#### **ELECTRICAL CHARACTERISTICS**

| S                    | ymbol               | Parameter                              | Conditions                                                                                                                                   | Min  | Тур  | Max  | Unit |
|----------------------|---------------------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| INVE                 | RTER PA             | ART (Tj as specified)                  |                                                                                                                                              |      |      |      |      |
| V <sub>CE(SAT)</sub> |                     | Collector -Emitter Saturation          | $V_{DD} = V_{BS} = 15 \text{ V}, V_{IN} = 5 \text{ V}, I_{C} = 50 \text{ A}, T_{J} = 25^{\circ}\text{C}$                                     | -    | 2.20 | 2.80 | V    |
|                      |                     | Voltage                                | $V_{DD} = V_{BS} = 15 \text{ V}, V_{IN} = 5 \text{ V}, I_{C} = 50 \text{ A}, T_{J} = 150^{\circ}\text{C}$                                    | -    | 2.75 | 3.25 | V    |
|                      | V <sub>F</sub>      | FWDi Forward Voltage                   | $V_{IN} = 0 \text{ V}, I_F = 50 \text{ A}, T_J = 25^{\circ}\text{C}$                                                                         | -    | 2.40 | 3.00 | V    |
|                      |                     |                                        | V <sub>IN</sub> = 0 V, I <sub>F</sub> = 50 A, T <sub>J</sub> = 150°C                                                                         | -    | 2.25 | 2.85 | V    |
| HS                   | t <sub>ON</sub>     | High Side Switching Times              | $V_{PN}$ = 600 V, $V_{DD}$ = 15 V, $I_{C}$ = 50 A, $T_{J}$ = 25°C $V_{IN}$ = 0 V $\leftrightarrow$ 5 V, Inductive Load See Figure 4 (Note 6) | 0.90 | 1.40 | 2.00 | μs   |
|                      | t <sub>C(ON)</sub>  |                                        |                                                                                                                                              | -    | 0.50 | 0.95 | μs   |
|                      | t <sub>OFF</sub>    |                                        |                                                                                                                                              | -    | 1.10 | 1.70 | μs   |
|                      | t <sub>C(OFF)</sub> |                                        |                                                                                                                                              | -    | 0.15 | 0.55 | μs   |
|                      | t <sub>rr</sub>     |                                        |                                                                                                                                              | -    | 0.20 | -    | μs   |
| LS                   | t <sub>ON</sub>     | Low Side Switching Times               | $V_{PN} = 600 \text{ V}, V_{DD} = 15 \text{ V}, I_C = 50 \text{ A}, T_J = 25^{\circ}\text{C}$                                                | 0.50 | 1.00 | 1.60 | μs   |
|                      | t <sub>C(ON)</sub>  |                                        | $V_{IN} = 0 \text{ V} \leftrightarrow 5 \text{ V}$ , Inductive Load<br>See Figure 4                                                          | -    | 0.50 | 0.95 | μs   |
|                      | t <sub>OFF</sub>    |                                        | (Note 6)                                                                                                                                     | -    | 1.10 | 1.70 | μs   |
|                      | t <sub>C(OFF)</sub> | 1                                      |                                                                                                                                              | -    | 0.15 | 0.55 | μs   |
|                      | t <sub>rr</sub>     |                                        |                                                                                                                                              | -    | 0.25 | -    | μs   |
|                      | I <sub>CES</sub>    | Collector - Emitter Leakage<br>Current | $Tj = 25^{\circ}C, V_{CE} = V_{CES}$                                                                                                         | _    | -    | 3    | mA   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

<sup>6.</sup> t<sub>ON</sub> and t<sub>OFF</sub> include the propagation delay time of the internal drive IC. t<sub>C(ON)</sub> and t<sub>C(OFF)</sub> are the switching time of IGBT itself under the given gate driving condition internally. For the detailed information, *please see Figure 3*.



Figure 3. Switching Time Definition



Figure 4. Example Circuit of Switching Test



Figure 5. Switching Loss Characteristics



Figure 6. R-T Curve of Built-in Thermistor

Conditions

Min

10.0

50

1.7

0.8

\_

\_

47

2.9

(Note 8)

See Figure 6

(Note 9)

Тур

Max

Unit

٧

μS

ms

٧

٧

 $k\Omega$ 

 $k\Omega$ 

12.5

2.6

#### **ELECTRICAL CHARACTERISTICS**

**Parameter** 

Symbol

**UV<sub>BSR</sub>** 

 $t_{FOD}$ 

V<sub>IN(ON)</sub>

V<sub>IN(OFF)</sub>

 $R_{TH}$ 

Fault-Out Pulse Width

ON Threshold Voltage

OFF Threshold Voltage

Resistance of Thermistor

| OOTSTRA              | P DIODE PART (Tj as specified               | d)                                                                                                                                   |                                                                                                                 |      |      |      |    |
|----------------------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------|------|------|----|
| V <sub>F</sub>       | Forward Voltage                             | I <sub>F</sub> = 1.0 A, T <sub>J</sub> = 25°C                                                                                        |                                                                                                                 | -    | 2.2  | -    | V  |
| t <sub>rr</sub>      | Reverse-Recovery Time                       | $I_F = 1.0 \text{ A}, dI_F / dt = 50 \text{ A/ms}, T_J = 20 \text{ A/ms}$                                                            | 5°C                                                                                                             | -    | 80   | -    | ns |
| ONTROL P             | PART (Tj = 25°C unless otherwi              | se noted)                                                                                                                            |                                                                                                                 |      |      |      |    |
| I <sub>QDDH</sub>    | Quiescent V <sub>DD</sub> Supply<br>Current |                                                                                                                                      |                                                                                                                 | -    | _    | 0.15 | mA |
| I <sub>QDDL</sub>    |                                             | V <sub>DD(L)</sub> = 15 V, IN <sub>(UL,VL, WL)</sub> = 0 V                                                                           | $V_{DD(L)} - COM_{(L)}$                                                                                         | -    | -    | 4.80 | mΑ |
| I <sub>PDDH</sub>    | Operating V <sub>DD</sub> Supply<br>Current | V <sub>DD(UH,VH,WH)</sub> = 15 V,<br>f <sub>PWM</sub> = 20 kHz, Duty = 50%,<br>Applied to one PWM Signal Input<br>for High–Side      | $\begin{aligned} &V_{DD(UH)} - COM_{(H)}, \\ &V_{DD(VH)} - COM_{(H)}, \\ &V_{DD(WH)} - COM_{(H)} \end{aligned}$ | -    | _    | 0.30 | mA |
| I <sub>PDDL</sub>    |                                             | V <sub>DD(L)</sub> = 15V, f <sub>PWM</sub> = 20 kHz,<br>Duty = 50%, Applied to one PWM<br>Signal Input for Low–Side                  | V <sub>DD(L)</sub> – COM <sub>(L)</sub>                                                                         | -    | -    | 15.5 | mA |
| I <sub>QBS</sub>     | Quiescent V <sub>BS</sub> Supply<br>Current | V <sub>BS</sub> = 15 V, IN <sub>(UH,VH,WH)</sub> = 0 V                                                                               | $ \begin{aligned} &V_{B(U)} - V_{S(U)}, \\ &V_{B(V)} - V_{S(V)}, \\ &V_{B(W)} - V_{S(W)} \end{aligned} $        | =    | -    | 0.30 | m/ |
| I <sub>PBS</sub>     | Operating V <sub>BS</sub> Supply<br>Current | V <sub>DD</sub> = V <sub>BS</sub> = 15 V, f <sub>PWM</sub> = 20 kHz,<br>Duty = 50%, Applied to one PWM<br>Signal Input for High–Side | $ \begin{aligned} &V_{B(U)} - V_{S(U)}, \\ &V_{B(V)} - V_{S(V)}, \\ &V_{B(W)} - V_{S(W)} \end{aligned} $        | -    | -    | 12.0 | m/ |
| $V_{FOH}$            | Fault Output Voltage                        | V <sub>DD</sub> = 15 V, V <sub>SC</sub> = 0 V, V <sub>FO</sub> Circuit:                                                              | 4.7 kΩ to 5 V Pull-up                                                                                           | 4.5  | -    | -    | V  |
| V <sub>FOL</sub>     | 7                                           | V <sub>DD</sub> = 15 V, V <sub>SC</sub> = 1 V, V <sub>FO</sub> Circuit:                                                              | 4.7 k $\Omega$ to 5 V Pull-up                                                                                   | -    | -    | 0.5  | ٧  |
| I <sub>SEN</sub>     | Sensing Current of Each<br>Sense IGBT       | $V_{DD}$ = 15 V, $V_{IN}$ = 5 V, $R_{SC}$ = 0 $\Omega$ , No Connection of Shunt Resistor at $N_{U,V,W}$ Terminal                     | I <sub>C</sub> = 50 A                                                                                           | =    | 43   | -    | m/ |
| V <sub>SC(ref)</sub> | Short Circuit Trip Level                    | V <sub>DD</sub> = 15 V (Note 7)                                                                                                      | C <sub>SC</sub> – COM <sub>(L)</sub>                                                                            | 0.43 | 0.50 | 0.57 | V  |
| I <sub>SC</sub>      | Short Circuit Current Level for Trip        | $R_{SC}$ = 13 $\Omega$ (±1%), No Connection of at $N_{U,V,W}$ Terminal (Note 7)                                                      | of Shunt Resistor                                                                                               | _    | 75   | _    | Α  |
| $UV_{DDD}$           | Supply Circuit                              | Detection Level                                                                                                                      |                                                                                                                 | 10.3 | -    | 12.8 | V  |
| $UV_DDR$             | Under-Voltage Protection                    | Reset Level                                                                                                                          |                                                                                                                 | 10.8 | -    | 13.3 | ٧  |
| UV <sub>BSD</sub>    | 7                                           | Detection Level                                                                                                                      |                                                                                                                 | 9.5  | -    | 12.0 | ٧  |
|                      |                                             |                                                                                                                                      |                                                                                                                 |      |      |      |    |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

Applied between  $IN_{(UH,VH,WH)} - COM_{(H)}$ ,  $IN_{(UL,VL,WL)} - COM_{(L)}$ 

Reset Level

C<sub>FOD</sub> = Open

 $C_{FOD} = 2.2 \text{ nF}$ 

at  $T_{TH} = 25^{\circ}C$ 

at  $T_{TH} = 100$ °C

<sup>7.</sup> Short–circuit current protection functions only at the low–sides because the sense current is divided from main current at low–side IGBTs. Inserting the shunt resistor for monitoring the phase current at N<sub>U</sub>, N<sub>V</sub>, N<sub>W</sub> terminal, the trip level of the short–circuit current is changed.

<sup>8.</sup> The fault–out pulse width t<sub>FOD</sub> depends on the capacitance value of C<sub>FOD</sub> according to the following approximate equation: t<sub>FOD</sub> = 0.8 x 10<sup>6</sup> x C<sub>FOD</sub> [s].

<sup>9.</sup> T<sub>TH</sub> is the temperature of thermistor itself. To know case temperature (T<sub>C</sub>), conduct experiments considering the application.

### **RECOMMENDED OPERATING RANGES**

| Symbol                                          | Parameter                                | Conditions                                                                                                                     | Min  | Тур  | Max  | Unit |
|-------------------------------------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>PN</sub>                                 | Supply Voltage                           | Applied between P – N <sub>U</sub> , N <sub>V</sub> , N <sub>W</sub>                                                           | 300  | 600  | 800  | V    |
| $V_{DD}$                                        | Control Supply Voltage                   | Applied between V <sub>DD(UH,VH,WH)</sub> – COM <sub>(H)</sub> , V <sub>DD(L)</sub> – COM <sub>(L)</sub>                       | 14.0 | 15.0 | 16.5 | V    |
| V <sub>BS</sub>                                 | High-Side Bias Voltage                   | $\begin{array}{c} \text{Applied between } V_{B(U)} - V_{S(U)},  V_{B(V)} - \\ V_{S(V)},  V_{B(W)} - {}^{V}_{S(W)} \end{array}$ | 13.0 | 15.0 | 18.5 | V    |
| dV <sub>DD</sub> / dt,<br>dV <sub>BS</sub> / dt | Control Supply Variation                 |                                                                                                                                | -1   | -    | 1    | V/μs |
| t <sub>dead</sub>                               | Blanking Time for Preventing Arm – Short | For Each Input Signal                                                                                                          | 2.0  | -    | -    | μs   |
| f <sub>PWM</sub>                                | PWM Input Signal                         | $-40^{\circ}C \le T_C \le 125^{\circ}C, -40^{\circ}C \le T_J \le 150^{\circ}C$                                                 | -    | -    | 20   | kHz  |
| V <sub>SEN</sub>                                | Voltage for Current Sensing              | Applied between N <sub>U</sub> , N <sub>V</sub> , N <sub>W</sub> – COM <sub>(H, L)</sub> (Including Surge Voltage)             | -5   | -    | 5    | ٧    |
| PW <sub>IN(ON)</sub>                            | Minimum Input Pulse Width                | V <sub>DD</sub> = V <sub>BS</sub> = 15 V, I <sub>C</sub> ≤ 75 A, Wiring                                                        | 2.5  | -    | -    | μs   |
| PW <sub>IN(OFF)</sub>                           |                                          | Inductance between N <sub>U,V,W</sub> and DC Link N < 10 nH (Note 10)                                                          | 2.5  | -    | -    |      |
| TJ                                              | Junction Temperature                     |                                                                                                                                | -40  | -    | 150  | °C   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

10. This product might not make output response if input pulse width is less than the recommended value.

### **MECHANICAL CHARACTERISTICS AND RATINGS**

| Parameter                 | Cor                                                 | Conditions See Figure 7  |     | Тур  | Max  | Unit    |
|---------------------------|-----------------------------------------------------|--------------------------|-----|------|------|---------|
| Device Flatness           | See Figure 7                                        |                          |     | -    | +200 | μm      |
| Mounting Torque           | Mounting Screw: M4<br>See Figure 8                  | Recommended 1.0 N · m    | 0.9 | 1.0  | 1.5  | N · m   |
|                           |                                                     | Recommended 10.1 kg · cm | 9.1 | 10.1 | 15.1 | kg · cm |
| Terminal Pulling Strength | Load 19.6 N                                         |                          | 10  | -    | -    | S       |
| Terminal Bending Strength | rminal Bending Strength Load 9.8 N, 90 degrees Bend |                          | 2   | -    | -    | times   |
| Weight                    |                                                     |                          | -   | 50   | -    | g       |



Figure 7. Flatness Measurement Position



#### NOTES:

- 11. Do not over torque when mounting screws. Too much mounting torque may cause DBC cracks, as well as bolts and Al heat-sink destruction.
- 12. Avoid one-sided tightening stress. Figure 8 shows the recommended torque order for the mounting screws. Uneven mounting can cause the DBC substrate of package to be damaged. The pre-screwing torque is set to 20~30% of maximum torque rating.

Figure 8. Mounting Screws Torque Order

#### TIME CHARTS OF SPMS PROTECTIVE FUNCTION



- a1: Control supply voltage rises: after the voltage rises UV<sub>DDR</sub>, the circuits start to operate when the next input is applied.
- a2: Normal operation: IGBT ON and carrying current.
- a3: Under-voltage detection (UV<sub>DDD</sub>).
- a4: IGBT OFF in spite of control input condition.
- a5: Fault output operation starts with a fixed pulse width according to the condition of the external capacitor CFOD.
- a6: Under-voltage reset (UVDDR).
- a7: Normal operation: IGBT ON and carrying current by triggering next signal from LOW to HIGH.

Figure 9. Under-Voltage Protection (Low-Side)



- b1: Control supply voltage rises: after the voltage reaches UV<sub>BSR</sub>, the circuits start to operate when the next input is applied.
- b2: Normal operation: IGBT ON and carrying current.
- b3: Under-voltage detection (UV<sub>BSD</sub>).
- b4: IGBT OFF in spite of control input condition, but there is no fault output signal.
- b5: Under-voltage reset (UV<sub>BSR</sub>).b6: Normal operation: IGBT ON and carrying current by triggering next signal from LOW to HIGH.

Figure 10. Under-Voltage Protection (High-Side)



(With the external sense resistance and RC filter connection)

- c1: Normal operation: IGBT ON and carrying current.
- c2: Short-circuit current detection (SC trigger).
- c3: All low-side IGBTs gate are hard interrupted.
- c4: All low-side IGBTs turn OFF.
- c5: Fault output operation starts with a fixed pulse width according to the condition of the external capacitor  $C_{\text{FOD}}$ .
- c6: Input HIGH: IGBT ON state, but during the active period of fault output, the IGBT doesn't turn ON.
- c7: Fault output operation finishes, but IGBT doesn't turn on until triggering the next signal from LOW to HIGH.
- c8: Normal operation: IGBT ON and carrying current.

Figure 11. Short-Circuit Current Protection (Low-Side Operation Only)

#### INPUT/OUTPUT INTERFACE CIRCUIT



#### NOTE:

13.RC coupling at each input might change depending on the PWM control scheme used in the application and the wiring impedance of the application's printed circuit board. The input signal section of the Motion SPM 2 product integrates 5 kΩ (typ.) pull–down resistor. Therefore, when using an external filtering resistor, please pay attention to the signal voltage drop at input terminal.

Figure 12. Recommended MCU I/O Interface Circuit



- 14. To avoid malfunction, the wiring of each input should be as short as possible (less than 2 3 cm).
- 15. V<sub>FO</sub> output is an open-drain type. This signal line should be pulled up to the positive side of the MCU or control power supply with a resistor that makes I<sub>FO</sub> up to 2 mA. Please refer to Figure 13.
- 16. Fault out pulse width can be adjust by capacitor  $C_5$  connected to the  $C_{FOD}$  terminal.
- 17. Input signal is active–HIGH type. There is a 5 kΩ resistor inside the IC to pull-down each input signal line to GND. RC coupling circuits should be adopted for the prevention of input signal oscillation.  $R_1C_1$  time constant should be selected in the range  $50\sim 50$  ns (recommended  $R_1 = 100 \Omega$ ,  $C_1 = 1 nF$ )
- 18. Each wiring pattern inductance of point A should be minimized (recommend less than 10 nH). Use the shunt resistor R₄ of surface mounted (SMD) type to reduce wiring inductance. To prevent malfunction, wiring of point E should be connected to the terminal of the shunt resistor R<sub>4</sub> as close as possible.
- 19. To insert the shunt resistor to measure each phase current at  $N_U$ ,  $N_V$ ,  $N_W$  terminal, it makes to change the trip level  $I_{SC}$  about the short-circuit current.
- 20. To prevent errors of the protection function, the wiring of points B, C, and D should be as short as possible. The wiring of B between CSC filter and R<sub>SC</sub> terminal should be divided at the point that is close to the terminal of sense resistor R<sub>5</sub>.
- 21. For stable protection function, use the sense resistor R5 with resistance variation within 1% and low inductance value.
- 22. In the short-circuit protection circuit, select the  $R_6C_6$  time constant in the range 1.0~1.5  $\mu s$ .  $R_6$  should be selected with a minimum of 10 times larger resistance than sense resistor R<sub>5</sub>. Do enough evaluaiton on the real system because short-circuit protection time may vary wiring pattern layout and value of the R<sub>6</sub>C<sub>6</sub> time constant.
- 23. Each capacitor should be mounted as close to the pins of the ASPM34 product as possible.
- 24. To prevent surge destruction, the wiring between the smoothing capacitor C<sub>7</sub> and the P & GND pins should be as short as possible. The use of a high-frequency non-inductive capacitor of around 0.1~0.22 μF between the P & GND pins is recommended.
- 25. Relays are used in most systems of electrical equipments in industrial application. In these cases, there should be sufficient distance between the MCU and the relays.
- 26. The Zener diode or transient voltage suppressor should be adapted for the protection of ICs from the surge destruction between each pair of control supply terminals (recommended Zener diode is 22 V / 1 W, which has the lower Zener impedance characteristic than about 15 Ω).
- 27. C<sub>2</sub> of around seven times larger than bootstrap capacitor C<sub>3</sub> is recommended.
- 28. Please choose the electrolytic capacitor with good temperature characteristic in C<sub>3</sub>. Choose 0.1~0.2 μF R-category ceramic capacitors with good temperature and frequency characteristics in C<sub>4</sub>.

Figure 13. Typical Application Circuit

### PACKAGE MARKING AND ORDERING INFORMATION

| Device        | Device Marking | Package                 | Shipping     |
|---------------|----------------|-------------------------|--------------|
| NFVA25012NP2T | NFVA25012NP2T  | ASPM34-CAA<br>(Pb-Free) | 6 Units/Tube |

SPM is a registered trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries.





#### **DIP34 80x33, AUTOMOTIVE MODULE** CASE MODGL **ISSUE O**

**DATE 19 OCT 2018** 









#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER. ASME Y14.5M, 2009.
- 2. CONTROLLING DIMENSION: MILLIMETERS
- 3. DIMENSIONS ARE EXCLUSIVE OF BURRS. MOLD FLASH AND TIE BAR EXTRUSIONS.



|     | MILLIMETERS |          |       |  |
|-----|-------------|----------|-------|--|
| DIM | MIN.        | NOM.     | MAX.  |  |
| A2  | 7.90        | 8.00     | 8.10  |  |
| q   | 0.60        | 0.70     | 0.80  |  |
| b1  | 1.90        | 2.00     | 2.10  |  |
| O   | 0.65        | 0.70     | 0.80  |  |
| D   | 79.70       | 80.00    | 80.30 |  |
| Е   | 38.76       | 39.26    | 39.76 |  |
| E1  | 32.70       | 33.00    | 33.30 |  |
| E2  | 12.50       | 12.70    | 12.90 |  |
| Ф   | 1.70        | 2.00     | 2.30  |  |
| e1  | 9.70        | 10.00    | 10.30 |  |
| e2  | 4.70        | 5.00     | 5.30  |  |
| e3  | 5.70        | 6.00     | 6.30  |  |
| Γ   | 15.50       | 16.00    | 16.50 |  |
| L2  | 6.70        | 7.00     | 7.30  |  |
| q   | 69.75       | 70.00    | 70.25 |  |
| S   |             | 7.00 REF |       |  |
| S1  | 16.00 REF   |          |       |  |
| φA  | 4.10        | 4.30     | 4.50  |  |

#### **GENERIC MARKING DIAGRAM\***

XXXXXXXXX ZZZ ATYWW NNNNNNN

XXXX = Specific Device Code

ZZZ = Lot ID

= Assembly & Test Location

= Year

= Work Week W

NNN = Serial Number

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "=", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98AON97156G            | Electronic versions are uncontrolled except when accessed directly from<br>Printed versions are uncontrolled except when stamped "CONTROLLED ( |             |
|------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | DIP34 80x33, AUTOMOTIV | E MODULE                                                                                                                                       | PAGE 1 OF 1 |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales