# **onsemi**

# 8/7/6/5/4/3/2/1 Phase Buck Controller with PWM\_VID and I<sup>2</sup>C Interface

# NCV81275A

The NCV81275A is a multiphase synchronous controller optimized for new generation computing and graphics processors. The device is capable of driving up to 8 phases and incorporates differential voltage and phase current sensing, adaptive voltage positioning and PWM\_VID interface to provide and accurately regulated power for computer or graphic controllers. The integrated power saving interface (PSI) allows for the processors to set the controller in one of three modes, i.e. all phases on, dynamic phases shedding or fixed low phase count mode, to obtain high efficiency in light-load conditions. The dual edge PWM multiphase architecture ensures fast transient response and good dynamic current balance.

# **Features**

- Compliant with NVIDIA<sup>®</sup> OVR4+ Specifications
- Supports Up to 8 Phases
- 4.5 V to 20 V Supply Voltage Range
- 250 kHz to 1.2 MHz Switching Frequency (8 Phase)
- Power Good Output
- Under Voltage Protection (UVP)
- Over Voltage Protection (OVP)
- Over Current Protection (OCP)
- Per Phase Over Current Protection
- Startup into Pre-Charged Loads while Avoiding False OVP
- Configurable Adaptive Voltage Positioning (AVP)
- High Performance Operational Error Amplifier
- True Differential Current Balancing Sense Amplifiers for Each Phase
- Phase-to-Phase Dynamic Current Balancing
- Current Mode Dual Edge Modulation for Fast Initial Response to Transient Loading
- Power Saving Interface (PSI)
- Automatic Phase Shedding with User Settable Thresholds
- PWM VID and I<sup>2</sup>C Control Interface
- Compact 40 Pin QFN Wettable Flank Package
- Operating Temperature Range: −40°C to +105°C
- AEC−Q100 Grade 2 Approved
- These Devices are Pb−Free, Halogen Free/BFR Free and are RoHS Compliant

# **Typical Applications**

- GPU and CPU Power
- Automotive Applications



**DATA SHEET**

**QFNW40 CASE 484AK**  $1^{\degree} 40$ 

# **MARKING DIAGRAM**





#### **ORDERING INFORMATION**



†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, [BRD8011/D](http://www.onsemi.com/pub_link/Collateral/BRD8011-D.PDF).





**Figure 2. Typical Phase Application Circuit (5x5 DrMOS with no IMON)**



**Figure 3. Typical Phase Application Circuit (6x5 DrMOS with IMON)**

#### <span id="page-3-0"></span>**Table 1. PIN FUNCTION DESCRIPTION**





#### **Table [1](#page-3-0). PIN FUNCTION DESCRIPTION** (continued)

#### **Table 2. MAXIMUM RATINGS**



Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. All signals referenced to GND unless noted otherwise.

2. For information, please refer to our Soldering and Mounting Techniques Reference Manual, [SOLDERRM/D](http://www.onsemi.com/pub_link/Collateral/SOLDERRM-D.PDF).

### <span id="page-5-0"></span>**Table 3. THERMAL CHARACTERISTICS**



1. JESD 51−5 (1S2P Direct-Attach Method) with 0 LFM.

2. JESD 51−7 (1S2P Direct-Attach Method) with 0 LFM.

# **Table 4. ELECTRICAL CHARACTERISTICS**

(Unless otherwise stated:  $-40^{\circ}$ C < T<sub>A</sub> < 105°C; 4.6 V < VCC < 5.4 V; C<sub>VCC</sub> = 0.1 μF)



#### **Table [4.](#page-5-0) ELECTRICAL CHARACTERISTICS** (continued)

(Unless otherwise stated:  $-40^{\circ}$ C < T<sub>A</sub> < 105°C; 4.6 V < VCC < 5.4 V; C<sub>VCC</sub> = 0.1 μF)



#### **Table [4.](#page-5-0) ELECTRICAL CHARACTERISTICS** (continued)

(Unless otherwise stated:  $-40^{\circ}$ C < T<sub>A</sub> < 105°C; 4.6 V < VCC < 5.4 V; C<sub>VCC</sub> = 0.1 μF)



#### **Table [4.](#page-5-0) ELECTRICAL CHARACTERISTICS** (continued)

(Unless otherwise stated:  $-40^{\circ}$ C < T<sub>A</sub> < 105°C; 4.6 V < VCC < 5.4 V; C<sub>VCC</sub> = 0.1 μF)



Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

1. Time from 10% of SDA to 90% of SCL.

2. Time from 10% or 90%of SDA to 10% of SCL.

3. Time from 90% of SCL to 10% of SDA.

4. Guaranteed by design, not production tested.

<span id="page-9-0"></span>

**Figure 4. I2C Timing Diagram**



**Figure 5. Soft Start Timing Diagram**

#### **Applications Information**

The NCV81275A is a buck converter controller optimized for the next generation computing and graphic processor applications. It contains eight PWM channels which can be individually configured to accommodate buck converter configurations up to eight phases. The controller regulates the output voltage all the way down to 0 V with no load. Also, the device is functional with input voltages as low as 3.3 V.

The output voltage is set by applying a PWM signal to the PWM\_VID input of the device. The controller converts the PWM\_VID signal with variable high and low levels into a constant amplitude PWM signal which is then applied to the REFIN pin. The device calculates the average value of this PWM signal and sets the regulated voltage accordingly.

The output voltage is differentially sensed and subtracted from the REFIN average value. The result is biased up to 1.3 V and applied to the error amplifier. Any difference

between the sensed voltage and the REFIN pin average voltage will change the PWM outputs duty cycle until the two voltages are identical. The load current is current is continuously monitored on each phase and the PWM outputs are adjusted to ensure adjusted to ensure even distribution of the load current across all phases. In addition, the total load current is internally measured and used to implement a programmable adaptive voltage positioning mechanism.

The device incorporates overcurrent, under and overvoltage protections against system faults.

The communication between the NCV81275A and the user is handled with two interfaces, PWM\_VID to set the output voltage and  $I<sup>2</sup>C$  to configure or monitor the status of the controller. The operation of the internal blocks of the device is described in more details in the following sections.





#### **PWM\_VID Interface**

PWM VID is a single wire dynamic voltage control interface where the regulated voltage is set by the duty cycle of the PWM signal applied to the controller.

The device controller converts the variable amplitude PWM signal into a constant 2 V amplitude PWM signal while preserving the duty cycle information of the input signal. In addition, if the PWM\_VID input is left floating, the VID BUFF output is tri-stated (floating).

The constant amplitude PWM signal is then connected to the REFIN pin through a scaling and filtering network (see Figure 7). This network allows the user to set the minimum and maximum REFIN voltages corresponding to 0% and 100% duty cycle values.



#### **Figure 7. PWM\_VID Interface**

The minimum (0% duty cycle), maximum (100% duty cycle) and boot (PWM\_VID input floating) voltages can be calculated with the following formulas:

$$
V_{MAX} = V_{REF} \cdot \frac{1}{1 + \frac{R_1 \cdot R_3}{R_2 \cdot (R_1 + R_3)}}
$$
 (eq. 1)

$$
V_{MIN} = V_{REF} \cdot \frac{1}{1 + \frac{R_1 \cdot (R_2 + R_3)}{R_2 \cdot R_3}}
$$
 (eq. 2)

$$
V_{\text{BOOT}} = V_{\text{REF}} \cdot \frac{1}{1 + \frac{R_1}{R_2}}
$$
 (eq. 3)

#### **Soft Start**

Soft start is defined as the transition from Enable assertion high to the assertion of Power good as shown in Figure [5](#page-9-0).

The output is set to the desired voltage in two steps, a fixed initialization step of 1.5 ms followed by a ramp-up step where the output voltage is ramped to the final value set by the PWM\_VID interface. During the soft start phase, PGOOD pin is initially set low and will be set high when the output voltage is within regulation and the soft start ramp is complete. The PGOOD signal only de-asserts (pull low) when the controller shuts down due to a fault condition (UVLO, OVP or OCP event).

The output voltage ramp-up time is user settable by connecting a resistor between pin PWM8/SS and GND. The controller will measure the resistance value at power-up by sourcing a 10 µA current through this resistor and set the ramp time  $(t_{ramp})$  as shown in Table [16.](#page-21-0) When a fast SS ramp is selected, external filtering should ensure REFIN signal settled before the PGOOD signal asserted.

#### **Remote Voltage Sense**

A high performance true differential amplifier allows the controller to measure the output voltage directly at the load using the VSP (VOUT) and VSN (GND) pins. This keeps the ground potential differences between the local controller ground and the load ground reference point from affecting regulation of the load. The output voltage of the differential amplifier is set by the following equation:

$$
V_{\text{DIFOUT}} = (V_{\text{VSP}} - V_{\text{VSN}}) + (1.3 V - V_{\text{REFIN}}) +
$$
  
+ 
$$
(V_{\text{DROOP}} + V_{\text{CSREF}})
$$
 (eq. 4)

Where:

*VDIFOUT* is the output voltage of the differential amplifier.

*V<sub>VSP</sub>* − *V<sub>VSN</sub>* is the regulated output voltage sensed at the load.

*VREFIN* is the voltage at the output pin set by the PWM\_VID interface.

*VDROOP − VCSREF* is the expected drop in the regulated voltage as a function of the load current (load-line).

1.3 V is an internal reference voltage used to bias the amplifier inputs to allow both positive and negative output voltage for V<sub>DIFOUT</sub>.

#### **Error Amplifier**

A high performance wide bandwidth error amplifier is provided for fast response to transient load events. Its inverting input is biased internally with the same 1.3 V reference voltage as the one used by the differential sense amplifier to ensure that both positive and negative error voltages are correctly handled.

An external compensation circuit should be used (usually type III) to ensure that the control loop is stable and has adequate response.

#### **Ramp Feed-Forward Circuit**

The ramp generator circuit provides the ramp used to generate the PWM signals using internal comparators (see Figure [8](#page-12-0)) The ramp generator provides voltage feed-forward control by varying the ramp magnitude with respect to the VRMP pin voltage. The PWM ramp time is changed according to the following equation:

$$
V_{RAMPpk=pk_{pp}} = 0.1 \cdot V_{VRMP}
$$
 (eq. 5)

The VRMP pin also has a UVLO function. The VRMP UVLO is only active after the controller is enabled. The VRMP pin is high impedance input when the controller is disabled.

<span id="page-12-0"></span>

**Figure 8. Ramp Feed-Forward Circuit**

#### **PWM Output Configuration**

By default the controller operates in 8 phase mode, however with the use of the CSP pins the phases can be disabled by connecting the CSP pin to VCC. At power-up the NCV81275A measures the voltage present at each CSP pin and compares it with the phase detection threshold. If the voltage exceeds the threshold, the phase is disabled. The phase configurations that can be achieved by the device are listed in Table [6.](#page-13-0) The active phase  $(PWM_X)$  information is also available to the user in the phase status register.

#### PSI, LPC<sub>X</sub>, PHTH<sub>X</sub>

The NCV81275A incorporates a power saving interface (PSI) to maximize the efficiency of the regulator under various loading conditions. The device supports up to six distinct operation modes, called power zones using the PSI,  $LPC<sub>X</sub>$  and PHTH<sub>X</sub> pins (see Table [7\)](#page-13-0). At power-up the controller reads the PSI pin logic state and sources a  $10 \mu A$ current through the resistors connected to the  $LPC<sub>X</sub>$  and  $PHTHX$  pins, measures the voltage at these pins and configures the device accordingly.

The configuration can be changed by the user by writing to the  $LPC_X$  and  $PHTH_X$  configuration registers.

After EN is set high, the NCV81275A ignores any change in the PSI pin logic state until the output voltage reaches the nominal regulated voltage.

When PSI = High, the controller operates with all active phases enabled regardless of the load current. If PSI = Mid, the NCV81275A operates in dynamic phase shedding mode where the voltage present at the IOUT pin (the total load current) is measured every  $10 \mu s$  and compared to the PHTH<sub>x</sub> thresholds to determine the appropriate power zone.

The resistors connected between the  $PHTHX$  and GND should be picked to ensure that a  $10 \mu A$  current will match the voltage drop at the IOUT pin at the desired load current. Please note that the maximum allowable voltage at the IOUT pin at the maximum load current is  $2$  V. Any PHTH $_X$ threshold can be disabled if the voltage drop across the PHTH<sub>X</sub> resistor is  $\geq 2$  V for a 10  $\mu$ A current, the pin is left floating or  $0xFF$  is written to the appropriate  $PHTH_X$ configuration register.

At power-up, the automatic phase shedding mode is only enabled after the output voltage reaches the nominal regulated voltage.

When  $PSI = Low$ , the controller is set to a fixed power zone regardless of the load current. The LPC2 hardware setting controls the power zone when EN is turned on and PSI=low. If PSI stays low, its power zone can be further changed by the I2C register 0x36, Bit[5:3] if the secondary function is enabled. If PSI transitions to other levels (Mid or High) and back to Low level when the device is enabled, the power zone control will switch to LPC1 configuration hardware setting or I2C register 0x36, Bit[2:0] if the secondary function is enabled.

#### **LLTH/I2C\_ADD**

The LLTH/I2C\_ADD pin enables the user to change the percentage of the externally programmed droop that takes effect on the output. In addition, the LLTH/I2C\_ADD pin sets the I2C slave address of the NCV81275A. The maximum load line is controlled externally by setting the gain of the current sense amplifier. On power up a 10 µA current is sourced from the LLTH/I2C\_ADD pin through a resistor and the resulting voltage is measured. The load line and  $I<sup>2</sup>C$  slave address configurations achievable using the external resistor is listed in the table below. The percentage load line can be fine-tuned over the  $I<sup>2</sup>C$  interface by writing to the LL configuration register.

#### **Table 5. LLTH/I2C\_ADD PIN SETTING**



NOTE: 1% tolerance.

# <span id="page-13-0"></span>**Table 6. PWM OUTPUT CONFIGURATION**



### Table 7. PSI, LPC<sub>X</sub>, PHTH<sub>X</sub> CONFIGURATION (Note 1)



1. 1% tolerance.

2. Power zone 4 is DCM @100 kHz switching frequency, while zones 0 to 3 are CCM.

#### **Table 8. PHASE SHEDDING CONFIGURATIONS**





#### **Table [8.](#page-13-0) PHASE SHEDDING CONFIGURATIONS** (continued)

#### **Power Zone Transition/Phase Shedding**

The power zones supported by the NCV81275A are set by the resistors connected to the  $LPC_X$  pins (PSI = Low) or  $PHTH_X$  pins (PSI = Mid).

When PSI is set to the Mid-state, the NCV81275A employs a phase shedding scheme where the power zone is automatically adjusted for optimal efficiency by continuously measuring the total output current (voltage at the IOUT pin) and compare it with the  $\text{PHTH}_X$  thresholds. When the comparison result indicates that a lower power zone number is required (an increase in the IOUT value), the controller jumps to the required power zone immediately. A decrease in IOUT that indicates that the controller needs to switch into a higher power zone number, the transition will be executed with a delay of 200 us set by the phase shed delay configuration register. The value of the delay can be adjusted by the user in steps of 10 us if required. To avoid excessive ripple on the output voltage, all power zone changes are gradual and include all intermediate power zones between the current zone and the target zone set by the comparison of the output current with the  $PHTH_X$ thresholds, each transition introducing a programmable 200 µs delay. To avoid false changes from one power zone to another caused by noise or short IOUT transients, the comparison between IOUT and  $PHTH_X$  threshold uses hysteresis. The switch to a lower power zone is executed if IOUT exceeds the  $PHTH_X$  threshold values while a transition to a higher power zone number is only executed if IOUT is below PHTHX-Hysteresis value. The hysteresis value is set to 0x10h and can be changed by the user by writing to the phase shedding configuration register. If a power zone/ $\text{PHTH}_X$  threshold is disabled, the controller will skip it during the power zone transition process.

When  $PSI = Low$  and the user requires to change the power zone, the transition to the new power zone is identical to the transition process used when PSI is set to the Mid-state. The only exception is when the target power zone is disabled in automatic phase shedding mode. In this case, the controller will automatically enable the target power zone and allow the transition. When the controller is set to automatic phase shedding, the power zone will be automatically disabled.

#### **Switching Frequency**

A programmable precision oscillator is provided. The clock oscillator serves as the master clock to the ramp generator circuit. This oscillator is programmed by a resistor to ground on the FSW pin. The FSW pin provides approximately 2 V out and the source current is mirrored into the internal ramp oscillator. The oscillator frequency is approximately proportional to the current flowing in the resistor. Table [19](#page-22-0) lists the switching frequencies that can be set using discrete resistor values for each phase configuration. Also, the switching frequency information is available in the FSW configuration register and it can be changed by the user by writing to the FSW configuration register.

#### **Total Current Sense Amplifier**

The controller uses a patented approach to sum the phase currents into a single temperature compensated total current signal (Figure [9](#page-15-0)).

This signal is then used to generate the output voltage droop, total current limit, and the output current monitoring functions. The total current signal is floating with respect to CSREF. The current signal is the difference between

<span id="page-15-0"></span>CSCOMP and CSREF. The REF(n) resistors sum the signals from the output side of the inductors to create a low impedance virtual ground.

The amplifier actively filters and gains up the voltage applied across the inductors to recover the voltage drop across the inductor series resistance (DCR). RTH is placed near an inductor to sense the temperature of the inductor. This allows the filter time constant and gain to be a function of the NTC's resistance (RTH) and compensate for the change in the DCR with temperature.

The DC gain equation for the current sensing:





**Figure 9. Total Current Summing Amplifier**

Set the gain by adjusting the value of the RPH resistors. The DC gain should be set to the output voltage droop. If the voltage from CSCOMP to CSREF is less than 100 mV at the maximum output current  $\text{IOUT}_{\text{MAX}}$  then it is recommend increasing the gain of the CSCOMP amp. This is required to provide a good current signal to offset voltage ratio for the ILIMIT pin. The NTC should be placed near the inductor used by phase 1. The output voltage droop should be set with the droop filter divider.

The pole frequency in the CSCOMP filter should be set equal to the zero from the output inductor. This allows the circuit to recover the inductor DCR voltage drop current signal. It is best to fine tune this filter during transient testing.

$$
F_Z = \frac{DCR@25C}{2 \cdot \pi \cdot L_{Phase}} \tag{eq. 7}
$$

#### **Programming the Current Limit ILIM**

The current limit thresholds are programmed with a resistor between the ILIMIT and CSCOMP pins. The ILIMIT pin mirrors the voltage at the CSREF pin and mirrors the sink current internally to IOUT (reduced by the IOUT Current Gain) and the current limit comparators. The 100% current limit (CLIM1) trips if the ILIMIT sink current

exceeds 10  $\mu$ A for 50  $\mu$ s. The 150% current limit (CLIM2) trips with minimal delay if the ILIMIT sink current exceeds  $15 \mu A$ . Set the value of the current limit resistor based on the CSCOMP−CSREF voltage as shown below.

$$
RILIM = \frac{V_{\text{CSCOMP} - \text{SREF@ILIMIT}}}{10 \,\mu\text{A}} \tag{eq. 8}
$$

or

$$
RCS2 + \frac{RCS1 \cdot RTH}{RCS1 + RTH} \cdot I_{OUT_{LIMIT}} \cdot DCR
$$
  
 
$$
RILIM = \frac{RPH}{10 \mu A} \qquad (eq. 9)
$$

When PSI=low, current limit threshold will be scaled down according to its remaining phase count in the power zone: e.g. Iout  $limit 2ph=2*I$ out  $limit/N$ . In this case total phase number N=8.

#### **Programming DROOP**

The signals CSCOMP and CSREF are differentially summed with the output voltage feedback to add precision voltage droop to the output voltage.

$$
Drop = DCR \cdot \frac{(RCS1 \parallel RTH) + RCS2}{RPH} \qquad (eq. 10)
$$

#### **Programming IOUT**

The IOUT pin sources a current in proportion to the ILIMIT sink current. The voltage on the IOUT pin is monitored by the internal A/D converter and should be scaled with an external resistor to ground such that a load equal to system max current generates a 2 V signal on IOUT. A pull-up resistor to VCC can be used to offset the IOUT signal positive if needed.

$$
R_{IOUT} = \frac{2.0 \text{ V} \cdot \text{RILIM}}{10 \cdot \frac{\text{RCS1} + \text{RCS1} \cdot \text{RTH}}{\text{RPH}} \cdot I_{OUT_{MAX}} \cdot \text{DCR}}
$$
 (eq. 11)

#### **PROTECTIONS**

**OCP**

The device incorporates an over current protection mechanism to shut down and latch off to protect against damage due to an over current event. The current limit threshold set by the ILIM pin on a full system basis.

The current limit thresholds are programmed with a resistor between the ILIMIT and CSCOMP pins. The ILIMIT pin mirrors the voltage at the CSREF pin and mirrors the sink current internally to IOUT (reduced by the IOUT Current Gain) and the current limit comparators. Set the value of the current limit resistor based on the CSCOMP−CSREF voltage as shown in the Programming the Current Limit ILIM section.

In addition to the total current protection, the device incorporates an OCP function on a per phase basis (CLIM\_phase) by continuously monitoring the CSPX−CSREF voltage. The per-phase OCP limit is selected on startup when a  $10 \mu A$  current is sourced from the PWM6/OCP. The resulting voltage read on the pin selects both the max per phase current and delay time (see Table [9](#page-16-0)). These can also be programmed over  $I<sup>2</sup>C$  (see Table [17](#page-21-0)).



#### <span id="page-16-0"></span>**Table 9. PER PHASE OCP SETTINGS**

NOTE: 1% tolerance.

#### **Under Voltage Lock-Out (VCC UVLO)**

VCC is constantly monitored for the under voltage lockout (UVLO) During power up both the VRMP and the VCC pin are monitored Only after both pins exceed their individual UVLO threshold will the full circuit be activated and ready for the soft start ramp.

#### **Over Voltage Protection**

An output voltage monitor is incorporated into the controller. Over voltage protection will be tripped under the following situations: for REFIN below 1.6V, if the output voltage is 400 mV over the REFIN value; for REFIN over 1.6 V, as long as the output is above 2 V, the output will be clamped to 2 V before being discharged. Once the over voltage protection trips, the PGOOD pin will be pulled low, but DRON will stay high. PWM outputs will only be allowed to toggle between mid and low to discharge the output. The PWM output high will remain disabled until the power is cycled or the EN pin is toggled.

#### **Under Voltage Protection**

An under voltage protection will be tripped if the output is 300 mV below the REFIN voltage. When under voltage protection trips, the PGOOD pin will be pulled low, the DRON will stay high. PWM outputs will only be allowed to toggle between mid and low to discharge the output. The PWM output high will remain disabled until the power is cycled or the EN pin is toggled.

#### **I 2C Interface**

The controller is connected to this bus as a slave device, under the control of a master controller.

Data is sent over the serial bus in sequences of nine clock pulses: eight bits of data followed by an acknowledge bit from the slave device. Transitions on the data line must

occur during the low period of the clock signal and remain stable during the high period, because a low-to-high transition when the clock is high might be interpreted as a stop signal. The number of data bytes that can be transmitted over the serial bus in a single read or write operation is limited only by what the master and slave devices can handle.

The serial bus protocol operates as follows:

- 1. The master initiates data transfer by establishing a START condition, defined as a high-to-low transition on the serial data line SDA while the serial clock line, SCL, remains high. This indicates that an address/data stream will follow. All slave peripherals connected to the serial bus respond to the START condition, and shift in the next eight bits, consisting of a 7-bit address (MSB first) plus an R/W bit, which determines the direction of the data transfer, i.e., whether data will be written to or read from the slave device. The peripheral whose address corresponds to the transmitted address responds by pulling the data line low during the low period before the ninth clock pulse, known as the Acknowledge Bit. All other devices on the bus now remain idle while the selected device waits for data to be read from or written to it. If the R/W bit is a 0, the master will write to the slave device. If the R/W bit is a 1, the master will read from the slave device.
- 2. Data is sent over the serial bus in sequences of nine clock pulses, eight bits of data followed by an Acknowledge Bit from the slave device. Transitions on the data line must occur during the low period of the clock signal and remain stable during the high period, as a low-to-high transition when the clock is high may be interpreted as a STOP signal. The number of data bytes that can be transmitted over the serial bus in a single READ or WRITE operation is limited only by what the master and slave devices can handle.
- 3. When all data bytes have been read or written, stop conditions are established. In WRITE mode, the master will pull the data line high during the  $10<sup>th</sup>$ clock pulse to assert a STOP condition. In READ mode, the master device will override the acknowledge bit by pulling the data line high during the low period before the ninth clock pulse. This is known as No Acknowledge. The master will then take the data line low during the low period before the tenth clock pulse, then high during the tenth clock pulse to assert a STOP condition.
- 4. Any number of bytes of data may be transferred over the serial bus in one operation, but it is not possible to mix read and write in one operation because the type of operation is determined at the beginning and cannot subsequently be changed without starting a new operation. To write data to one of the device data registers or read data from it, the Address

Pointer Register must be set so that the correct data register is addressed, and then data can be written into that register or read from it. The first byte of a write operation always contains an address that is stored in the Address Pointer Register. If data is to be written to the device, the write operation contains a second data byte that is written to the register

# **READ A SINGLE WORD**

The master device asserts the start condition. The master then sends the 7-bit slave address. It is followed by a R/W bit that indicates the direction of operation, which will be a write operation in this case. The slave whose address is on the bus acknowledges it by an ACK signal on the bus (by holding SDA line low). The master then sends register address on the bus. The slave device accepts it by an ACK. The master then asserts a repeated start condition followed by a 7-bit slave address. The master then sends a direction selected by the address pointer register. The device address is sent over the bus followed by R/W set to 0. This is followed by two data bytes. The first data byte is the address of the internal data register to be written to, which is stored in the Address Pointer Register. The second data byte is the data to be written to the internal data register.

bit R/W which is Read for this case. Controller acknowledges it by an ACK signal on the bus. This will start the read operation and controller sends the high byte of the register on the bus. Master reads the high byte and asserts an ACK on the SDA line. Controller now sends the low byte of the register on the SDA line. The master acknowledges it by a no acknowledge NACK on the SDA line. The master then asserts the stop condition to end the transaction.

| s |                           |  |  | Slave Address   0 ACK Register Address ACK Sr Slave Address   1 ACK Register Data NACK P |                      |  |  |                                       |  |  |  |  |  |
|---|---------------------------|--|--|------------------------------------------------------------------------------------------|----------------------|--|--|---------------------------------------|--|--|--|--|--|
|   | = Generated by the Master |  |  |                                                                                          | S = Start Condition  |  |  | Sr = Repeated Start Condition         |  |  |  |  |  |
|   | = Generated by the Slave  |  |  |                                                                                          | $P = Stop Condition$ |  |  | ACK/NACK = Acknowledge/No Acknowledge |  |  |  |  |  |

**Figure 10. Single Register Read Operation**

#### **READING THE SAME REGISTERS MULTIPLE TIMES**

The master device asserts the start condition. The master then sends the 7-bit slave address. It is followed by a R/W bit that indicates the direction of operation, which will be a write operation in this case. The slave whose address is on the bus acknowledges it by an ACK signal on the bus (holding SDA line low). The master then sends register address on the bus. The slave device accepts it by an ACK. The master then asserts a repeated start condition followed by a 7-bit slave address. The master then sends a direction bit R/W which is Read for this case. Slave device acknowledges it by an ACK signal on the bus. This will start the read operation:

- 1. The slave device sends the high byte of the register on the bus.
- 2. The master reads the high byte and asserts an ACK on the SDA line.
- 3. The slave device now sends the low byte of the register on the SDA line.
- 4. The master acknowledges it by an ACK signal on the SDA line.
- 5. The master and slave device keeps on repeating steps 1−4 until the low byte of the last reading is transferred. After receiving the low byte of the last register, the master asserts a not acknowledge NACK on the SDA. The master then asserts a stop condition to end the transaction.

| -S I | <b>Slave Address</b>                               |  |  | 0 ACK Register Address ACK Sr Slave Address   1 ACK RD1 ACK RD2 ACK |  |                                       |  |  |  |  |                           |  |  |  | RDN NACK P |  |
|------|----------------------------------------------------|--|--|---------------------------------------------------------------------|--|---------------------------------------|--|--|--|--|---------------------------|--|--|--|------------|--|
|      | $=$ Generated by the Master<br>S = Start Condition |  |  |                                                                     |  | Sr = Repeated Start Condition         |  |  |  |  | $RD1N = Register Data 1N$ |  |  |  |            |  |
|      | $=$ Generated by the Slave                         |  |  | $P =$ Stop Condition                                                |  | ACK/NACK = Acknowledge/No Acknowledge |  |  |  |  |                           |  |  |  |            |  |

**Figure 11. Multiple Register Read Operation**

#### **WRITING A SINGLE WORD**

The master device asserts the start condition. The master then sends the 7-bit to the slave address. It is followed by a R/W bit that indicates the direction of operation, which will be a write operation in this case. The slave whose address is on the bus acknowledges it by an ACK signal on the bus (by holding SDA line low). The master then sends register address on the bus. The slave device accepts it by an ACK. The master then sends a data byte of the high byte of the register. The slave device asserts an acknowledge ACK on the SDA line. The master then sends a data byte of the low

byte of the register. The slave device asserts an acknowledge ACK on the SDA line. The master asserts a stop condition to end the transaction.



**Figure 12. Single Register Write Operation**

#### **WRITING MULTIPLE WORDS TO DIFFERENT REGISTERS**

The master device asserts the start condition. The master then sends the 7-bit slave address. It is followed by a bit (R/W) that indicates the direction of operation, which will be a write operation in this case. The slave whose address is on the bus acknowledges it by an ACK signal on the bus (by holding SDA line low).

The master then sends first register address on the bus. The slave device accepts it by an ACK. The master then sends a data byte of the high byte of the first register. The slave device asserts an acknowledge ACK on the SDA line. The master then sends a data byte of the low byte of the first register. The slave device asserts an acknowledge ACK on the SDA line.

The master then sends the second register address on the bus. The slave device accepts it by an ACK. The master then sends a data byte of the high byte of the second register. The slave device asserts an acknowledge ACK on the SDA line. The master then sends a data byte of the low byte of the second register. The slave device asserts an acknowledge ACK on the SDA line.

A complete word must be written to a register for proper operation. It means that both high and low bytes must be written.

| S. | Slave Address               |  |  |                      |  |  |                              |  | $0$ ACK RA1 ACK RD1 ACK RA2 ACK RD2 ACK |  |                   |  |  |  | RAN ACK RDN ACK P |  |
|----|-----------------------------|--|--|----------------------|--|--|------------------------------|--|-----------------------------------------|--|-------------------|--|--|--|-------------------|--|
|    | $=$ Generated by the Master |  |  | S = Start Condition  |  |  | $RA1N = Register Address 1N$ |  |                                         |  | ACK = Acknowledge |  |  |  |                   |  |
|    | $=$ Generated by the Slave  |  |  | $P =$ Stop Condition |  |  | $RD1N = Register Data 1N$    |  |                                         |  |                   |  |  |  |                   |  |

**Figure 13. Multiple Register Write Operation**

#### **Table 10. REGISTER MAP**



#### **IOUT\_OC\_WARN\_LIMIT Register (0x20)**

This sets the high current limit. Once the READ\_IOUT register value exceeds this limit IOUT\_OC\_WARN\_LIMIT bit is set in the Status Warning register and an ALERT is generated.

#### **STATUS BYTE Register (0x21)**

#### **Table 11. STATUS BYTE REGISTER SETTINGS**



#### **Fault Mask Register (0x22)**

#### **Table 12. FAULT MASK REGISTER SETTINGS**



#### **STATUS Fault Register (0x23)**

#### **Table 13. STATUS FAULT REGISTER SETTINGS**



#### **STATUS Warning Register (0x24)**

#### **Table 14. STATUS WARNING REGISTER SETTINGS**



#### **READ\_IOUT Register (0x26)**

Read back output current. ADC conversion  $0xFF = 2 V$ on IOUT pin which should equate to max current.

#### **Lock/Reset Register (0x2A)**

#### **Table 15. LOCK/RESET REGISTER SETTINGS**



#### <span id="page-21-0"></span>**Soft Start Status Register (0x2B)**

This register contains the value that sets the slew rate of the output voltage during power-up. When EN is set high, the controller reads the value of the resistor connected to the SS pin and sets the slew rate. The codes corresponding to each resistor setting are shown in Table 16. The resistor settings are updated on every rising edge of the EN signal.

| T <sub>RAMP</sub><br>Resistor<br>$(k\Omega)$ | <b>Bits</b> | <b>Name</b>  | Value | $T_{\perp}$ ramp<br>(ms)<br><b>REFIN</b><br>$-1$ V | T_ramp<br>(ms),<br><b>REFIN</b><br>$= 0.8 V$ |
|----------------------------------------------|-------------|--------------|-------|----------------------------------------------------|----------------------------------------------|
|                                              | 7:4         | Reser<br>ved | N/A   | N/A                                                | N/A                                          |
| 10                                           | 3:0         | T Ra         | 0000  | 0.15                                               | 0.12                                         |
| 14.7                                         |             | mp           | 0001  | 0.3                                                | 0.24                                         |
| 20                                           |             |              | 0010  | 0.45                                               | 0.36                                         |
| 26.1                                         |             |              | 0011  | 0.6s                                               | 0.48                                         |
| 33.2                                         |             |              | 0100  | 0.75                                               | 0.6                                          |
| 41.2                                         |             |              | 0101  | 0.9                                                | 0.72                                         |
| 49.9                                         |             |              | 0110  | 1                                                  | 0.8                                          |
| 60.4                                         |             |              | 0111  | $\overline{2}$                                     | 1.6                                          |
| 71.5                                         |             |              | 1000  | 3                                                  | 2.4                                          |
| 84.5                                         |             |              | 1001  | 4                                                  | 3.2                                          |
| 100                                          |             |              | 1010  | 5                                                  | 4                                            |
| 118.3                                        |             |              | 1011  | 6                                                  | 4.8                                          |
| 136.6                                        |             |              | 1100  | $\overline{7}$                                     | 5.6                                          |
| 157.7                                        |             |              | 1101  | 8                                                  | 6.4                                          |
| 182.1                                        |             |              | 1110  | 9                                                  | 7.2                                          |
| 249<br>10T<br>$\cdots$                       |             |              | 1111  | 10                                                 | 8                                            |

**Table 16. SOFT START STATUS REGISTER SETTINGS**

NOTE: 1% tolerance.

#### **Per Phase OCP Status Register and Configuration Register (0x2D, 0x2E)**

These registers contain the values that set the per phase OCP current levels for each phase individually as well as the latch off delay time for the OCP event. When EN is set high, the controller reads the value of the resistor connected to the PWM7/OCP pin and sets the OCP threshold and latch off delay time according to Table [9](#page-16-0). The codes corresponding to each setting are shown in Table 17. The resistor settings are updated on every rising edge of the EN signal.

The OCP configuration register (0x2E) allows the user to dynamically change the OCP threshold and latch off delay through the  $I<sup>2</sup>C$  interface provided that the OCP bits from the second function configuration registers A and B (0x46, 0x47) are set. In addition, the OCP levels and latch off delay times can be adjusted independently when the OCP configuration register is used. The achievable switching frequency settings are listed in Table 17.

#### **Table 17. OCP STATUS AND CONFIGURATION REGISTER SETTINGS**



#### **Switching Frequency Status and Configuration Registers (0x2F, 0x30)**

These registers contain the values that set the switching frequency of the controller. When EN is set high, the controller reads the value of the resistor connected to the FSW pin and sets the switching frequency according to Table [19](#page-22-0). The codes corresponding to each setting are also shown in Table [19.](#page-22-0) The resistor settings are updated on every rising edge of the EN signal.

The switching frequency configuration register allows the user to dynamically change the switching frequency through the I2C interface provided that the FSW bits from the second function configuration registers A and B  $(0x46, 0x47)$  are set.

#### **PSI Status Register (0x32)**

The PSI status register provides the information regarding the current status of the PSI pin though the  $I<sup>2</sup>C$  interface as shown in Table 18.





#### <span id="page-22-0"></span>**Table 19. SWITCHING FREQUENCY STATUS AND CONFIGURATION REGISTER SETTINGS**



NOTE: 1% tolerance.

#### **Phase Status Register (0x33)**

The Phase Status register provides the information about the status of each of the eight available phases as shown in Table 20.

#### **Table 20. PHASE STATUS REGISTER SETTINGS**



#### **LPC\_Zone\_enable Register (0x34)**

The LPC Zone enable register allows the user to enable or disable power zones while the controller has the PSI set low using the I2C interface as shown in Table 21.

**Table 21. LPC\_ZONE\_ENABLE REGISTER SETTINGS**

| <b>Bits</b>   | Name     | <b>Description</b>              |
|---------------|----------|---------------------------------|
| 7:4           | Reserved | N/A                             |
| 4             | Zone 4   | $0 = Disabled$<br>$1 =$ Enabled |
| 3             | Zone 3   | $0 = Disabled$<br>$1 =$ Fnabled |
| $\mathcal{P}$ | Zone 2   | $0 = Disabled$<br>$1 =$ Enabled |
|               | Zone 1   | 0=Disabled<br>$1 =$ Enabled     |
| $\Omega$      | Zone 0   | $0 = Disabled$<br>$1 =$ Enabled |

#### **LPC Status and Configuration Registers (0x35, 0x36)**

These registers contain the values that set the operating power zone when the PSI pin is set low. When EN is set high, the controller reads the value of the resistor connected to the PWM6/LPC1 and PWM5/LPC2 pins and sets the power zone according to Table [7](#page-13-0). The  $LPC<sub>X</sub>$  resistor settings are updated on every rising edge of the EN signal. LPC status register 0x35 records the status of LPC2(Bit[2:0]) and LPC1(Bit[5:3]) resistor setting during startup. The status register value won't change afterwards.

The LPC configuration register (0x36) allows the user to dynamically change the power zone (PSI = Low) through the I2C interface provided that the LPC bits from the second function configuration registers A and B (0x46, 0x47) are set. The achievable power zone settings are listed in Table 22.

#### **Table 22. CONFIGURATION REGISTER SETTINGS**



#### **LL Status and Configuration Registers (0x38, 0x39)**

These registers contain the values that set the fraction of the externally configured load line (see Total Current Sense Amplifier section) to be used during the normal operation of the device. When EN is set high, the controller reads the value of the resistor connected to the LL/I2C\_ADD pin and sets the load line according to Table [5](#page-12-0). The codes corresponding to each setting are shown in Table 23. The load line resistor setting is updated on every rising edge of the EN signal.

The LL configuration register allows the user to dynamically change the load line settings through the  $I<sup>2</sup>C$ interface provided that the LL bits from the second function configuration registers A and B (0x46, 0x47) are set. The achievable load line settings are listed in Table 23.

#### **Table 23. LL STATUS AND CONFIGURATION REGISTER SETTINGS**



#### **PHTH1 to PHTH4 Configuration Registers (0x3A, 0x3C, 0x3E, 0x40)**

These registers contain the values that control the phase shedding thresholds and are active when the  $\text{PHTH}_X$  bits from the second function configuration registers A and B (0x46 and 0x47) are set be set. These thresholds allow the user to dynamically change the thresholds through the  $I<sup>2</sup>C$ interface. The values written to these registers should match the value of the READ\_IOUT register  $(0x26)$  at the desired load current. If 0xFF is written to a register, the phase shedding threshold corresponding to that register is disabled.

#### **PHTH1 to PHTH4 Status Registers (0x3B, 0x3D, 0x3F 0x41)**

These registers contain the phase shedding threshold values set by the resistors connected to the  $\rm PHTHX$  pins. The values of the thresholds are updated on every rising edge of the EN signal. The resistor values should be chosen to ensure that the voltage drop across them developed by the 10 µA current sourced by the NCV81275A during power-up (EN set high) matches the value of the READ\_IOUT register (0x26) at the desired load current. Setting the resistors to generate a voltage above  $2 \text{ V}$  will disable the PHTH<sub>X</sub> threshold for that pin.

#### **Phase Shedding Hysteresis Register (0x44)**

This register sets the hysteresis during a transition from a high count phase to a low count phase configuration. The hysteresis is expressed in codes  $(LSBs)$  of the PHTH<sub>X</sub> threshold values, by default its value is 08H.

#### **Phase Shedding Delay Register (0x45)**

This register sets the delay during a transition from a high count phase to a low count phase configuration. The power-up default value is  $200 \,\mu s$  (14H) and it can be dynamically changed in steps of  $10 \mu s$  (1 LSB) through the  $I<sup>2</sup>C$  interface.

#### **Second Function Configuration Register Latch A and B Registers (0x46, 0x47)**

These registers allow the user to select whether the second functions settings (LL, Soft Start, OCP, LPC and  $PHTH_X$ ) are controlled by the external resistors or the configuration registers (see Table 24). When/EN is toggled the default control mode for the second functions is the external resistor. Switching between the two modes can be done by simply writing the appropriate byte (the same byte) to both registers (the order doesn't matter).

#### **Table 24. SECOND CONFIGURATION LATCH REGISTER A AND B**



NVIDIA is a registered trademark of of NVIDIA Corporation in the U.S. and/or other countries. All other brand names and product names appearing in this document are registered trademarks or trademarks of their respective holders.

# **semi**



**onsemi** and are trademarks of Semiconductor Components Industries, LLC dba **onsemi** or its subsidiaries in the United States and/or other countries. **onsemi** reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular<br>purpose, nor does **onsemi** assum special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.

onsemi, ONSOMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of **onsemi**'s product/patent coverage may be accessed at [www.onsemi.com/site/pdf/Patent](https://www.onsemi.com/site/pdf/Patent-Marking.pdf)−Marking.pdf. **onsemi** reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as–is" and **onsemi** makes no warranty, representation or guarantee regarding the accuracy of the<br>information, product features, availabili of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products<br>and applications using **onsemi** or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates,<br>and distributors harmless against associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal<br>Opportunity/Affirmative Action Employer. Thi

#### **ADDITIONAL INFORMATION**

**TECHNICAL PUBLICATIONS**: **Technical Library:** [www.onsemi.com/design/resources/technical](https://www.onsemi.com/design/resources/technical-documentation)−documentation **onsemi Website:** [www.onsemi.com](https://www.onsemi.com/)

**ONLINE SUPPORT**: [www.onsemi.com/support](https://www.onsemi.com/support?utm_source=techdocs&utm_medium=pdf) **For additional information, please contact your local Sales Representative at** [www.onsemi.com/support/sales](https://www.onsemi.com/support/sales)