# **onsem!**

## **High Efficiency 2 Phase<br>Booster LED Driver for Automotive Front Lighting** Automotive Front Lighting

## **NCV78902**

The NCV78902 is a single-chip and high efficient 2 phase Booster LED Driver designed for automotive front lighting applications like high beam, low beam, DRL (daytime running light), turn indicator, fog light, static cornering, etc. The NCV78902 is in particular designed for high current LEDs and provides a complete solution to drive two LED strings of up-to 60 V with minimum of external components.

The device integrates a current-mode voltage booster controller, realizing a unique input current filter with a limited BOM. The available output voltage can be customized. Two devices NCV78902 can be combined and the booster circuits can operate together to function as a multiphase booster (2-phase, 3-phase, 4-phase) in order to further optimize the filtering effect of the booster and allow cost effective dimensioning for mid to high power LED systems.

Thanks to the SPI programmability, one single hardware configuration can support various application platforms.

### **Features**

- Single Chip 2 Phase Booster Solution
- 2 Phase Current-mode Boost Controller
- Current Sensing on Shunt Resistors or MOSFETs' RDSon
- Active Input Filter with Low Current Ripple from Battery
- Low EMC Emission for LED Switching and Dimming
- High Overall Efficiency
- Minimum of External Components
- High Operating Frequencies to Reduce Inductor Sizes
- 4 MHz SPI Interface for Dynamic Control of System Parameters
- Fail Safe Operation (FSO) and Stand-Alone Modes Available
- ASIL B Compliant; AEC−Q100 Qualified and PPAP Capable
- This Device is Pb-Free, Halide Free and are RoHS Compliant

### **Typical Applications**

- High Beam, Low Beam
- Turn Indicator, DRL
- Position or Park Light
- Fog and Static Cornering
- Adaptive Driving Beam
- Pixel Applications



**MARKING DIAGRAM** 16 **Д Д Д Д Д Д Д Д** 9

N789 02-1

**CASE 948F**



### **SAFETY DESIGN – ASIL B**

ASIL B Product developed in compliance with ISO 26262 for which a complete safety package is available.

### **ORDERING INFORMATION**

See detailed ordering and shipping information on page [36](#page-35-0) of this data sheet.

### **TYPICAL APPLICATION SCHEMATIC**



**Figure 1. Typical Application Schematic**



**Figure 2. Typical Application Schematic − Current Sensing on Booster MOSFETs**



**Figure 3. Typical Application Schematic SEPIC Configuration**



**Figure 4. Typical Application Schematic − SEPIC Configuration with Current Sensing on MOSFETs**



**Figure 5. Application Schematic − COMP Connection when Using 4 Phase Booster**



**Figure 6. Application Schematic − COMP Connection when Using 2 Phase Booster**



**Figure 7. Application Schematic − SUPPLY Connection Possibilities**





1. Logic level N-Channel MOSFET.





### **PACKAGE AND PIN DESCRIPTION**





### **Table 2. PIN DESCRIPTION**



### **Table 3. ABSOLUTE MAXIMUM RATINGS**



Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

2. Absolute maximum rating for VBST and IBSTSNSxP pins is 70 V for limited time < 50 ms to comply with ISO21780:2020

3. For limited time up to 100 hours. Otherwise the max storage temperature is 85 °C.

4. This device series incorporates ESD protection and is tested by the following methods:

ESD Human Body Model tested per ANSI/ESDA/JEDEC JS−001

ESD Charge Device Model tested per EIA−JESD22−C101

Latch-up Current Maximum Rating: ±100 mA per JEDEC standard: JESD78

Operating ranges define the limits for functional operation and parametric characteristics of the device. A mission profile (Note 5) is a substantial part of the operation conditions; hence the Customer must contact **onsemi** in order to mutually agree in writing on the allowed missions profile(s) in the application.

### **Table 4. RECOMMENDED OPERATING CONDITIONS**



Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

5. A mission profile describes the application specific conditions such as, but not limited to, the cumulative operating conditions over life time, the system power dissipation, the system's environmental conditions, the thermal design of the customer's system, the modes, in which the device is operated by the customer, etc.

6. Memory programming limited to 100 cycles.

7. The parametric characteristics of the circuit are not guaranteed outside the Parametric operating junction temperature range.

8. The circuit functionality is not guaranteed outside the Functional operating junction temperature range. Also please note that the device is verified on bench for operation up to 170 °C.

9. Temperature reported by internal temperature sensor.

### <span id="page-8-0"></span>**Table 5. THERMAL RESISTANCE**



10.4 layer PCB 50 x 50 x 1.5 mm, Cu layer thickness: Outer layers: 53 μm thickness, Inner layers: 35 μm thickness, Outer layers: 20% Cu coverage, Inner layers: 80% Cu coverage.

**Table 6. ELECTRICAL CHARACTERISTICS** (All Min and Max parameters are guaranteed over full junction temperature (T<sub>JP</sub>) range (−40 °C; 145 °C), unless otherwise specified.)



<span id="page-9-0"></span>**Table [6](#page-8-0). ELECTRICAL CHARACTERISTICS** (All Min and Max parameters are guaranteed over full junction temperature (T<sub>JP</sub>) range (−40 °C; 145 °C), unless otherwise specified.) (continued)



<span id="page-10-0"></span>**Table [6](#page-8-0). ELECTRICAL CHARACTERISTICS** (All Min and Max parameters are guaranteed over full junction temperature (T<sub>JP</sub>) range (−40 °C; 145 °C), unless otherwise specified.) (continued)



### **BOOST CONTROLLER − CURRENT REGULATION PARAMETERS**



<span id="page-11-0"></span>**Table [6](#page-8-0). ELECTRICAL CHARACTERISTICS** (All Min and Max parameters are guaranteed over full junction temperature (T<sub>JP</sub>) range (−40 °C; 145 °C), unless otherwise specified.) (continued)



<span id="page-12-0"></span>



Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

11. Sum of currents from, VBST, IBSTSNSxP, SDI, SCLK, CSB, and BSTSYNC pin.

12.User has to take care that sum of selected Booster regulation level BST\_REG and Booster overvoltage shutdown BST\_OV including accuracy and overshoots does not to exceed Absolute Maximum ratings 66  $\overline{V}$  for Buck Input voltage VINx and Boost voltage feedback input VBST.

13.Pull-down resistance for SCLK, SDI, BSTSYNC; pull-up resistance to VINT for CSB.



**Figure 11. SPI Communication Timing**

### **DETAILED OPERATING DESCRIPTION**



![](_page_13_Figure_3.jpeg)

![](_page_13_Figure_4.jpeg)

**Figure 12. SPI Connection Scenarios and Power Supply Strategy**

### **SUPPLY CONCEPT IN GENERAL**

Only two low voltage supplies have to be brought to the NCV78902 chip − VCC and VDRV supply. More detailed description follows.

### **VDRV Supply**

The VDRV supply voltage represents the power for booster pre-driver block which generates the VGATE, used to switch external booster MOSFET. This supply is separated from the VCC to limit the noise on sensitive circuitries. 5 V is required for reliable operation over wide operating conditions.

VDRV Undervoltage Lockout safety mechanism monitors sufficient voltage for booster MOSFETs and protects them by switching off the booster when VDRV voltage is too low. Detection level is set by VDRV\_UV\_THR[2:0] register (see Table [6](#page-8-0) − [VDRIVE:](#page-8-0) [SUPPLY FOR BOOSTER MOSFET GATE DRIVE](#page-8-0) [CIRCUIT AND BUCK LOW SIDE SWITCHES](#page-8-0) section for more details). When  $VDRV_UV_THR[2:0] = 0$ , the function is disabled. VDRV\_UV (latched, reg. 0x36) flag indicates that protection has acted.

### **VCC Supply**

The VCC supply voltage represents power for the internal supply VINT. It also defines interface voltage with the microcontroller on push-pull SDO pin and shall be selected accordingly (3.3 or 5 V).

By disconnecting the VCC supply, the Low power mode can be entered. In typically setup small external switch can be placed into VCC supply line.

### **VINT Supply**

The internal regulator generates the main low voltage digital and analog supply VINT for the chip.

The Power-On-Reset circuit (POR) monitors the VINT voltage to control the out-of-reset and reset entering state. At power-up, the chip will exit from reset state when VINT > POR\_R. No SPI communication is possible in reset state.

### **Internal Clock Generation**

An internal RC clock generator is used to run all the digital functions in the chip. The clock is trimmed in the factory prior to delivery. Its accuracy is guaranteed under full operating conditions and is independent from external component selection. All timings depend on OSC\_CLK accuracy (refer to Table [6](#page-8-0) − [OSC16M: SYSTEM](#page-8-0) [OSCILLATOR CLOCK](#page-8-0) section for details).

In the application, the oscillator can be further calibrated via OSC\_CAL[4:0] SPI register.

For this purpose the CSB\_DUR[19:0] register is introduced, which allows to measure duration of CSB signal, precisely generated by MCU, and by this way indirectly check the oscillator frequency.

### **ADC**

### **General**

The built-in analog to digital converter (ADC) is an 9-bit capacitor based successive approximation register (SAR). This embedded peripheral can be used to provide the following measurements to the external Micro Controller Unit (MCU):

- VDRV voltage: sampled at the VDRV pin;
- VCC voltage: sampled at the VCC pin;
- VINT voltage;
- VBST booster voltage: sampled at VBST pin;
- VTEMP measurement (chip temperature);

The internal NCV78902 ADC state machine samples all the above channels automatically, taking care for setting the analog MUX and storing the converted values in memory. The external MCU can readout all ADC measured values via the SPI interface, in order to take application specific decisions. Please note that none of the MCU SPI commands interfere with the internal ADC state machine sample and conversion operations: the MCU will always get the last available data at the moment of the register read.

Basic measurement cycle consists from the measurements in shown order:

 $VTEMP \rightarrow VINT \rightarrow VCC \rightarrow VDRV \rightarrow VBST$ 

### **Supply Voltage ADC: V<sub>CC</sub>**

The supply voltage is sampled at VCC pin. The (9-bit) conversion ratio is  $6.18/511$  (V/dec) = 12.3 (mV/dec) typical. The converted value can be found in the SPI register VCC[8:0].

### **Supply Voltage ADC: VDRV**

The supply voltage is sampled at VDRV pin. The (9-bit) conversion ratio is  $6.18/511$  (V/dec) = 12.3 (mV/dec) typical. The converted value can be found in the SPI register VDRV[8:0].

### **Logic Supply Voltage ADC: V<sub>INT</sub>**

The logic supply voltage is sampled internaly. The (9-bit) conversion ratio is  $4.8/511$  (V/dec) = 9.4 (mV/dec) typical. The converted value can be found in the SPI register VINT[8:0].

### **Booster Voltage ADC: VBST**

The booster voltage is sampled at VBST pin. The (9-bit) conversion ratio is 70/511 (V/dec) =  $0.137$  (V/dec) typical. The converted value can be found in the SPI register VBST[8:0]. There is internal RC filter consisting of 10  $\text{M}\Omega$ and 5 pF on VBST pin filtering out the booster voltage ripple. This measurement can be used by the MCU for diagnostics and booster control loop monitoring.

### **Device Temperature ADC: V<sub>TEMP</sub>**

By means of the VTEMP measurement, the MCU can monitor the device junction temperature  $(T_J)$  over time. The conversion formula is:

VTEMP[8:0] is the value read out directly from the related SPI register. The value is also used internally by the device for the *thermal warning* and *thermal shutdown* functions. More details on these diagnostic flags can be found in the dedicated sections in this document.

### **BOOSTER REGULATOR**

### **General**

The NCV78902 features two-phase booster stage which provides the required voltage source for the LED string voltages out of the available battery voltage. Moreover, it filters out the variations in the battery input current in case of LED strings PWM dimming.

For nominal loads, the boost controller will regulate in *continuous* mode of operation, thus maximizing the system power efficiency at the same time having the lowest possible input ripple current (with "continuous mode" it is meant that the supply current does not go to zero while the load is activated). Only in case of very low loads or low dimming duty cycle values, *discontinuous* mode can occur: this means the supply current can swing from zero when the load is off, to the required peak value when the load is on, while keeping the required input average current through the cycle. In such situations, the total efficiency ratio may be lower than the theoretical optimal. However, as also the total losses will at the same time be lower, there will be no impact on the thermal design.

The booster can be operated in *multi-phase* mode by combining more NCV78902 devices in the application. More details about the multiphase mode can be found in the dedicated section.

### **Booster Regulation Principles**

The NCV78902 features *current-mode* voltage controller, which regulates the VBST line used by the buck converters. The regulation loop principle is shown in the following picture. The loop compares the reference voltage (BST\_VSETPOINT[6:0]) with the actual measured voltage at the VBST pin, thus generating an error signal which is treated internally by the error trans-conductance amplifier (block A1). This amplifier transforms the error voltage into current by means of the trans-conductance gain Gm. The amplifier's output current is then fed into the external compensation network impedance (A2), so that it originates a voltage at the COMP pin, this last used as a reference by the current control block (B).

The current controller regulates the duty cycle as a consequence of the COMP reference, the sensed inductor peak current via the external resistor RSENSE and the slope compensation used. The power converter (block C) represents the circuit formed by the boost converter externals (inductor, capacitors, MOSFET and forward diode). The load power (usually the LED power going via the buck converters) is applied to the converter. The

<span id="page-15-0"></span>controlled variable is the boost voltage, measured directly at the device VBST pin with a unity gain feedback (block F). The picture highlights as block G all the elements contained

inside the device. The regulation parameters are flexibly set by a series of SPI commands. A detailed internal boost controller block diagram is presented in the next section.

![](_page_15_Figure_3.jpeg)

### **Figure 13. NCV78902 Boost Control Loop − Principle Block Diagram**

### Boost Controller Detailed Internal Block Diagram

A detailed NCV78902 boost controller block diagram is provided in this section. The main signals involved are indicated, with a particular highlight on the SPI programmable parameters.

The blocks referring to the principle block diagram are also indicated. In addition, the protection specific blocks can be found (see dedicated sections for details).

![](_page_16_Figure_1.jpeg)

**Figure 14. Boost Controller Internal Block Diagram**

### Booster Regulator Setpoint (BST\_VSETPOINT)

The booster voltage VBST is regulated around the target programmable by the 7-bit SPI setting BST\_VSETPOINT[6:0], ranging from a minimum of 9.7 V to a maximum of typical 62 V (please refer to Table [6](#page-8-0) − [BOOST CONTROLLER − VOLTAGE REGULATION](#page-9-0) [PARAMETERS](#page-9-0) section for details) according to the following equation:

$$
V_{\text{BST\_NOM}} = 9.7 + \text{BST\_VSETPOINT}[6:0] \times \left(\frac{52.3}{127}\right) [V]_{(eq. 2)}
$$

 Due to the step-up only characteristic of any boost converter, the boost voltage cannot obviously be lower than the supply battery voltage provided. Therefore a target of 9.7 V would be used only for systems that require the activation of the booster in case of battery drops below the nominal level. At power-up, the booster is disabled and the setpoint is per default the minimum (all zeroes).

### Booster Overvoltage Shutdown Protection

An integrated comparator monitors VBST in order to protect the external booster components from overvoltage. When the voltage rises above the threshold defined by the

sum of the booster voltage setpoint (BST\_VSETPOINT[6:0]) and the overvoltage shutdown value (BST\_OV\_SD[2:0]), the MOSFET gate is switched-off at least for the current PWM cycle and at the same time, the boost overvoltage flag in the status register will be set  $(BST_OV = '1')$ , together with the BSTx RUNNING flags equal to zero. The PWM runs again as from the moment the VBST will fall below the reactivation hysteresis defined by the BST\_OV\_REACT[1:0] SPI parameter. Therefore, depending on the voltage drop and the PWM frequency, it might be that more than one cycle will be skipped. A graphical interpretation of the protection levels is given in the Figure [15](#page-17-0).

User has to take care that sum of selected Booster regulation level BST\_REG and Booster overvoltage shutdown BST\_OV including accuracy and overshoots does not to exceed Absolute Maximum ratings 66 V for Buck Input voltage VINx and Boost voltage feedback input VBST. For highest settings of Booster regulation level BST\_REG, the lowest settings of Booster overvoltage shutdown threshold BST\_OV should be selected.

<span id="page-17-0"></span>![](_page_17_Figure_1.jpeg)

### **Figure 15. Booster Voltage Protection Levels with Respect to the Setpoint**

After POR, the BST\_OV flag may be set at first read out. Please note that the booster overvoltage detection is also active when Booster is OFF (booster disabled by SPI related bit). Please note that the tolerances of the booster setpoint level and the booster overvoltage and reactivation are given in Table [6](#page-8-0) − [BOOST CONTROLLER − VOLTAGE](#page-9-0) [REGULATION PARAMETERS](#page-9-0) section.

### Booster Current Regulation Loop

The peak-current level of the booster is set by the voltage of the compensation pin COMP, which is output of the trans-conductance error amplifier, "block B" of Figure [13.](#page-15-0) This reference voltage is fed to the current comparator via a divider (divider ratio of which can be set by register

BSTx\_COMP\_DIV[2:0] for each phase independently, see Table [6](#page-8-0) - BOOST CONTROLLER - CURRENT [REGULATION PARAMETERS](#page-10-0) section for more details). The comparator compares this reference voltage with voltage VSENSE sensed on the external sense resistor RSENSE or over the booster MOSFET, connected to the pins IBSTSNSxP and IBSTSNSxN. The sense voltage is created by the booster inductor coil current when the MOSFET is switched on and is summed up to an additional offset of +0.5 V (see COMP\_VSF in Table [6](#page-8-0) − [BOOST](#page-11-0) [CONTROLLER − CURRENT REGULATION](#page-11-0) [PARAMETERS](#page-11-0) section) and on top of that, a slope compensation voltage ramp is added. The slope compensation is programmable by SPI via the BSTx\_SLP\_CTRL[2:0] register for each phase independently and can also be disabled. Due to the offset, current can start flowing in the circuit when VCOMP > COMP\_VSF.

When booster is active, voltage at COMP pin is clamped from bottom side to 0.45 V (see Table [6](#page-8-0) − [BOOST](#page-9-0) [CONTROLLER − VOLTAGE REGULATION](#page-9-0) [PARAMETERS](#page-9-0) section), from the top side no clamp is present and internally there is a circuitry with functionality ensuring quick recovery and fast reaction of the system to load changes. Working range of the COMP pin is from 0.5 V to 2.1 V.

![](_page_17_Figure_8.jpeg)

**Figure 16. Booster Peak Current Regulator Involved in the Current Control Loop**

### Booster Current Limitation Protection

On top of the normal current regulation loop comparator, an additional comparator clamps the maximum physical current that can flow in the booster input circuit while the MOSFET is driven. The aim is to protect all the external components involved (boost inductor from saturation, boost diode and boost MOSFET from overcurrent, etc...). The protection is active PWM cycle-by-cycle and switches off the MOSFET gate when VSENSE reaches its maximum

threshold defined by the BSTx\_VLIM\_THR[7:0] register (see Table [6](#page-8-0) − [BOOST CONTROLLER − CURRENT](#page-10-0) [REGULATION PARAMETERS](#page-10-0) section for more details). Therefore, the maximum allowed peak current will be defined by the ratio

IPEAK  $MAX = V(BSTx$  VLIM THR[7:0])/RSENSE or in case of sensing over booster MOSFET IPEAK\_MAX = V(BSTx\_VLIM\_THR[7:0])/RDSon.

<span id="page-18-0"></span>The maximum current must be set in order to allow the total desired booster power for the lowest battery voltage. Warning: setting the current limit too low may generate unwanted system behavior as uncontrolled de-rating of the LED light due to insufficient power.

Current limitation mode is mostly stable operating mode without subharmonic oscillations what allows to deliver maximum power to the load. Stable operation is achieved by regulating and tracking current limit threshold by dedicated algorithm. When booster phase regulates in this mode, ripple corresponding to regulation step BST\_CBUF\_STEP can be observed at inductor peak current. In certain border conditions some instabilities can occur, in such situation programming of longer PWM minimum on−time (BST\_MIN\_TON[1:0]) can help.

### Booster PWM Internal Generation

This mode activated by  $BST\_SRC = 1$ , creates the PWM frequency starting from the internal clock FOSC16M. A fine selection of frequencies is enabled by the register BST\_SRC\_FREQ[4:0], ranging from typical 125 kHz to typical 4 MHz (Table [6](#page-8-0) − [BOOST CONTROLLER −](#page-9-0) [VOLTAGE REGULATION PARAMETERS](#page-9-0) section).

Maximum frequency per booster phase is supposed to be 2 MHz, so for example internally generated 4 MHz should be split to half between two phases.

### **Table 7. INTERNAL BOOSTER FREQUENCIES**

![](_page_18_Picture_400.jpeg)

#### **Table 7. INTERNAL BOOSTER FREQUENCIES** (continued)

![](_page_18_Picture_401.jpeg)

### Booster PWM External Generation

When  $BST\_SRC = 2$ , the booster PWM external generation mode is selected and the frequency is taken directly from the BSTSYNC device pin. There is no actual limitation in the resolution, but the same as indicated at PWM Internal Generation chapter is valid also here, the maximum frequency per booster phase should be 2 MHz and this implies maximum allowed frequency on BSTSYNC pin 4 MHz. The gate PWM is synchronized with either the rising or falling edge of the external signal depending on the BST\_SRCINV bit value. The default POR value is "0" and corresponds to synchronization to the rising flank. BST SRCINV equals "1" selects falling edge synchronization. Thanks to the possibility to invert external clock in the chip by SPI, up to 4-phase systems with shifted clock are supported with only 1 external clock.

![](_page_18_Figure_12.jpeg)

**Figure 17. NCV78902 Booster Frequency Generation Block**

<span id="page-19-0"></span>![](_page_19_Figure_1.jpeg)

**Figure 18. PWM Generator Clock Divider**

### Booster PWM Source Automatic Selection

When register  $BST\_SRC = 3$ , the automatic booster PWM clock selection is activated. Switch sequence to internal clock is initialized when no rising edge on external source (bstsync\_int on Figure [17\)](#page-18-0) is detected within 3 consecutive rising edges of internal bst\_sync clock. For this purpose, internal clock should be set to similar frequency as external source to ensure smooth transitions. Switch sequence to external clock is initialized when rising edge on external source (bstsync\_int) is detected.

#### **Table 8. BOOSTER PWM SOURCE SUMMARY**

![](_page_19_Picture_359.jpeg)

Status bit BST\_SYNCFAIL set to 1 indicates that there is an issue with booster external PWM clock. Bit is set when booster is supposed to run (at least one BSTx\_EN control bit is set to 1), but PWM source is off  $(BST\_SRC = 0)$  or external PWM source is selected (BST\_SRC =  $2$  or  $3$ ) but no rising edge on BSTSYNC pin is detected within 3 consecutive rising edges of internal PWM clock set by BST\_SRC\_FREQ[4:0] register (even when not selected as primary PWM clock source, this internal clock is continuously running and checking synchronization of external PWM clock).

### Booster PWM Min TOFF and Min TON Protection

As additional protection, the PWM duty cycle is constrained between a minimum and a maximum, defined per means of two parameters available in the device.

The PWM *minimum on-time* is programmable via BST\_MIN\_TON[1:0]: its purpose is to guarantee a minimum activation interval for the booster MOSFET gate, to insure full drive of the component and avoiding switching in the linear region. Please note that this does not imply that the PWM is always running even when not required by the control loop, but means that whenever the MOSFET should be activated, then its on time would be at least the one specified. At the contrary when no duty cycle at all is required, then it will be zero.

The PWM *minimum off-time* is set via the parameter BST\_MIN\_TOFF[2:0]: this parameter is limiting the maximum duty cycle that can be used in the regulation loop for a defined period  $T_{\text{PWM}}$ :

$$
Duty_{MAX} = \frac{(T_{PWM} - T_{OFFMIN})}{T_{PWM}}
$$
 (eq. 3)

The main aim of a maximum duty cycle is preventing MOSFET shoot-through in cases the (transient) duty cycle would get too close to 100% of the MOSFET real switch-off characteristics. In addition, as a secondary effect, a limit on the duty cycle may also be exploited to minimize the inrush current when the load is activated. *Warning*: a wrong setting of the duty cycle constraints may result in unwanted system behavior. In particular, a too big BST\_MIN\_TOFF[2:0] may prevent the system to regulate the VBOOST with low battery voltages (VBAT). This can be explained by the simplified formula for booster steady state continuous mode:

$$
V_{\text{BOOST}} \cong \frac{V_{\text{BAT}}}{(1 - \text{Duty})} \Leftrightarrow \text{Duty} \cong 1 - \frac{V_{\text{BAT}}}{V_{\text{BOOST}}} \tag{eq. 4}
$$

So in order to reach a desired VBOOST for a defined supply voltage, a certain duty cycle must be guaranteed.

**Table 9. BOOSTER MINIMUM OFF TIME**

| BST_MIN_TOFF[2:0] | Min OFF Time (ns) |
|-------------------|-------------------|
|                   | 50                |
|                   | 100               |
| 2                 | 150               |
| 3                 | 200               |
| Λ                 | 300               |
| 5                 | 400               |
| 6                 | 600               |
|                   | 800               |

![](_page_20_Picture_361.jpeg)

#### **Table 10. BOOSTER MINIMUM ON TIME**

### Booster Compensator Model

A linear model of the booster controller compensator (block "A" Figure [13\)](#page-15-0) is provided in this section. The protection mechanisms around are not taken into account. A type "2" network is taken into account at the VCOMP pin. The equivalent circuit is shown below:

![](_page_20_Figure_5.jpeg)

**Figure 19. Booster Compensator Circuit with Type "2"**

In the Figure, e(t) represents the control error, equals to the difference  $V_{\text{BST\_VSETPOINT}}(t) - V_{\text{BST}}(t)$ . "" is the trans-conductance error amplifier gain (see Table [6](#page-8-0) − [BOOST CONTROLLER − VOLTAGE REGULATION](#page-9-0) [PARAMETERS](#page-9-0) section), while " $R_{OUT}$ " is the amplifier internal output resistance (parameter EA\_BLR in Table [6](#page-8-0) − [BOOST CONTROLLER − VOLTAGE REGULATION](#page-9-0) [PARAMETERS](#page-9-0) section). By solving the circuit in Laplace domain the following error to  $V_{\text{COMP}}$  transfer function is obtained:

$$
H_{\text{COMP}} = \frac{V_{\text{COMP}}(s)}{e(s)} = G_{m}R_{\text{OUT}}\frac{\tau_{1}s + 1}{\tau_{1}\tau_{p}s^{2} + (\tau_{p} + \tau_{1p})s + 1}
$$
\n(eq. 5)

The explanation of the parameters stated in the equation above follows:

 $\tau_1 = R_1C_1$  $\tau_p = R_1 C_p$  $\tau_{1p} = (R_1 + R_{OUT}) C_1$ 

This transfer function model can be used for closed loop stability calculations.

### Booster PWM Skip Cycles

In case of light booster load, it is useful to reduce the number of effective PWM cycles in order to get a decrease of the input current inrush bursts and a less oscillating boost

voltage. This can be obtained by using the "skip cycles" feature, programmable by SPI via BST\_SKCL\_THR[1:0] (see Table [6](#page-8-0) − [BOOST CONTROLLER − VOLTAGE](#page-9-0) [REGULATION PARAMETERS](#page-9-0) section).

The selection defines the VCOMP voltage threshold below which the PWM is stopped, thus avoiding VBOOST oscillations in a larger voltage window.

#### Booster Multiphase Mode Principles

The NCV78902 device supports two booster phases, which are connected together to the same VBST node, sharing the boost capacitor block. Multiphase mode shows to be a cost effective solution in case of mid to high power systems, where bigger external BOM components would be required to bear the total power in one phase only with the same performances and total board size. In particular, the boost inductor could become a critical item for very high power levels, to guarantee the required minimum saturation current and RMS heating current.

Another advantage is the benefit from EMC point of view, due to the reduction in ripple current per phase and ripple voltage on the module input capacitor and boost capacitor. The picture below shows the (very) ideal case of 50% duty cycle, the ripple of the total module current  $(I_{Lmp\_sum} =$  $I_{L1mp}$  +  $I_{L2mp}$ ) is reduced to zero. The equivalent single phase current  $(I_{Lsp})$  is provided as a graphical comparison.

![](_page_20_Figure_19.jpeg)

**Figure 20. Booster Single Phase vs. Multiphase Example**

Booster Multichip Connection Diagram and Programming For high-power systems more NCV78902 devices can be combined to gain even more synchronized booster phases.

This section describes the steps both from hardware and SPI programming point of view to operate in multichip mode. Example of physical connection of two devices is provided in this section. From a hardware point of view, it is assumed that in multiphase mode (N boosters), each stage has the same external components. The following features have to be considered as well:

1. The compensation network is split between the two boosters' COMP pins according to Figure [21,](#page-21-0) to equalize the power distribution of each booster. For the best noise rejection, the compensation network area has to be surrounded by the GND plane. Please refer to the PCB Layout recommendations section for more general advices.

<span id="page-21-0"></span>![](_page_21_Figure_1.jpeg)

### **Figure 21. Compensation Network Connection for Single (Top) and Dual (Bottom) Device Operation**

- 2. To synchronize the MOSFET gate PWM clock and needed phase shifts, the boosters must use the external clock generation (BSTSYNC), generated by the board MCU or external logic, according to the user-defined control strategy. The generic number of lines needed is equivalent to the number of devices. When two chips are combined, the slave device shall have BST\_SRC\_INV bit at '1' (clock polarity internal inversion active), whereas the master device will keep the BST\_SRC\_INV bit at '0' (= no inversion, default). On top of that, to get four phases with phase shift, the BST\_SRC\_DIV bit has to be at '1', meaning that gate clock is divided by two (please see Figure [17](#page-18-0) and Figure [18](#page-19-0) for more details).
- 3. Both devices should have error amplifier OTA set to the same gain value by means of register BST\_OTA\_GAIN[1:0]. Please note, that gain of both error amplifiers sums up.
- 4. Overvoltage settings of both devices should be set to the same level. Each device senses boost voltage via its VBST pin and reacts to the overvoltage situation independently. See also "Booster overvoltage shutdown protection" for more details on the protection mechanism and threshold.

### Booster Enable and Disable Control

Each of the NCV78902 booster phases can be enabled/disabled directly by SPI via the corresponding BST1\_EN or BST2\_EN bit. The enable signal is the transition from "0" to "1"; the disable function is vice-versa. The status of the physical activation is contained in the flag BSTx\_RUNNING: whenever the booster is running, the value of the flag is one, otherwise zero. It might in fact happen that despite the user *wanted* activation, the booster is stopped by the device in few cases:

- 1. Whenever the Thermal Shutdown TSD was triggers. Booster is re-enabled automatically when temperature falls below programmed thermal warning TW level. For more details see dedicated Diagnostic description chapter.
- 2. VDRV Undervoltage VDRV\_UV was detected. After this error, the booster operation can be automatically resumed when automatic recovery is enabled by VDRV\_UV\_RCVR bit. For more details see dedicated Diagnostic description chapter.
- 3. Booster feedback failure was detected. This situation is indicated by BST\_FBFAIL failure flag.
- 4. Booster internal hardware error was detected. This situation is indicated by BST\_OSCFAIL failure flag.

### Booster Soft-start

In order to limit inrush current during booster start up, the soft−start feature is available. Soft-start function ramps up booster voltage setpoint with defined step duration. Booster soft-start is controlled by the BST\_SOFTSTART[2:0] register.

![](_page_21_Picture_348.jpeg)

#### **Table 11. BOOSTER SOFT−START**

### **Booster Diagnostic Description**

- *Booster skip cycle:* indicates that skip cycle mode has been present in the regulation. BST\_SKCL flag (latched) is contained in status register 0x36.
- *Booster overvoltage:* an overvoltage is detected by the booster control circuitry. BST\_OV flag (lachted) is contained in status register 0x36.
- *Booster feedback failure:* when voltage at booster voltage feedback pin VBST is lost (detected by VBST voltage drop below BST\_FBFAIL threshold, see Table [6](#page-8-0) − [BOOST CONTROLLER − VOLTAGE REGULATION](#page-9-0) [PARAMETERS](#page-9-0) section), the booster is switched off. The failure is indicated by BST\_FBFAIL status flag (reg. 0x36). To allow to use SEPIC topology, this protection can be switched off by register BST\_FBFAIL\_MASK[2:0] for defined number of periods after start according to the following table:

![](_page_22_Picture_434.jpeg)

### **Table 12. BOOSTER FEEDBACK FAILURE MASKING**

- *Booster oscillator failure:* BST\_OSCFAIL fail flag is contained in status register 0x36 and indicates Booster internal hardware error. After detection of this error the Booster is switched off.
- *Booster VDRV undervoltage:* VDRV Undervoltage Lockout safety mechanism monitors sufficient voltage for booster MOSFETs and protects them by switching off the booster when VDRV voltage is too low. Detection level is set by VDRV UV THR[2:0] register (see Table [6](#page-8-0)  $-$ [VDRIVE: SUPPLY FOR BOOSTER MOSFET GATE](#page-8-0) [DRIVE CIRCUIT AND BUCK LOW SIDE SWITCHES](#page-8-0) section for more details). When VDRV UV THR $[2:0] =$ 0, the function is disabled. VDRV\_UV (latched, reg. 0x36) flag indicates that protection has acted. Automatic reactivation of the booster after VDRV undervoltage can be enabled by VDRV\_UV\_RCVR bit.
- *Booster regulation status:* indicates for each booster phase individually that it runs in limitation mode. BSTx\_REGSTATUS[1:0] registers are contained in status register 0x36. Coding of the register is the following:

![](_page_22_Picture_435.jpeg)

### **Table 13. BOOSTER REGULATION STATUS**

• *Booster running:* the physical activation of the booster is displayed by the BSTx\_RUNNING flag (non-latched, reg. 0x36). Please note this is different from the BSTx\_EN control bits, which reports instead the *willing* to activate the booster. See also section "Booster Enable and Disable Control"/

### **General Diagnostic Description**

• *Thermal Warning:* this mechanism detects a user-programmable junction temperature which is in principle close, but lower, to the chip maximum allowed, thus providing the information that some action (power de−rating) is required to prevent overheating that would cause Thermal Shutdown. The thermal warning flag (TW) is given in status register 0x20 and is latched. When VTEMP[8:0] raises to or above THERMAL\_WARNING\_THR[8:0] threshold, the TW flag is set. At power up the default thermal warning threshold is typically  $150 \degree C$  (20 codes below TSD level).

- *Thermal Shutdown:* this safety mechanism intends to protect the device from damage caused by overheating, by disabling the booster. The diagnostic is displayed per means of the TSD bit in status register 0x20 (latched). Once occurred, the thermal shutdown condition is exited when the temperature drops below the thermal warning level, thus providing hysteresis for thermal shutdown recovery process. Booster is re-enabled automatically once thermal shutdown condition is exited. The application thermal design should be made as such to avoid the thermal shutdown in the worst case conditions. The thermal shutdown level is not user programmable and is factory trimmed (see ADC\_TSD in Table [6](#page-8-0) − [ADC FOR](#page-9-0) [MEASURING VBST, VCC, VDRV, VINT, TEMP](#page-9-0) section).
- *SPI Error:* in case of SPI communication errors the SPIERR bit in status register 0x20 is set. The bit is latched. For more details, please refer to section "SPI framing error".
- *EEPROM Error:* in case of read or write error during manipulation with EEPROM memory, the EEPROMERR bit in status register 0x20 is set. EEPROMERR is logical OR of EEPROM\_WRITEFAIL and EEPROM\_READFAIL errors.
- *Trimming Error:* TRIMERR bit in status register 0x20 is set when CRC\_EEPROM\_TRIM or CRC\_EEPROM\_CAL error is detected.
- *Command Reject:* CMD\_REJECT bit in status register 0x20 is set when any EEPROM operation or write into EEPROM\_DATA\_WRITE[19:0] register is not accepted or when trial to write into SPI registers (except SWRESET, FSO\_ENTER, FSO\_EXIT, FSO\_WDG\_ENA[1:0] and FSO\_WDG\_CFG[1:0]) in FSO mode is made and rejected.
- *HW Reset:* the out of reset condition is reported through the HWR bit (latched, status register 0x20). This bit is set after each Power On Reset (POR) or SW reset (by SWRESET bit) and indicates the device is ready to operate.
- *FSO Mode:* presence in FSO mode is reported through the FSO bit in status register 0x20.
- *Frame Counter:* when valid SPI frame is received by the device, the register FRAME\_CNT[3:0] (status register 0x20) is incremented. When actual value of the counter is 15, it will overflow to 0 after next valid SPI frame is received.
- *CSB Duration:* register CSB\_DUR[19:0] (status registers 0x3D) reflects the last measured duration of CSB low pulse. CSB low pulse will be measured even in case of

invalid SPI frame. Resolution of the register is 1LSB = 62.5 ns. If CSB low pulse is longer than maximum what can be held by  $CSB_DUR[19:0]$  register (~65.5 ms), the register will keep maximum value.

### **Functional Mode Description**

Overview of all functional modes is in accordance to the state diagram on Figure 22. Individual states are described below.

![](_page_23_Figure_4.jpeg)

**Figure 22. Functional Modes State Diagram**

### **Reset**

Asynchronous reset is caused either by POR (POR always causes asynchronous reset − transition to reset state) or by SWRESET SPI bit being written to 1.

### **Init and Normal Mode/FSO Mode**

After the Reset, Trimming and Calibration constants are loaded from EEPROM into shadow registers and CRC check is performed. CRC check of trimming and calibration constants in shadow registers is performed also after each VTEMP measurement.

When EEPROM preload and CRC check of trimming constants in shadow registers fails also after the second trial, the CRC\_EEPROM\_TRIM (trimming data CRC check) error is raised and default trimming values are loaded into trimming shadow registers.

When CRC\_EEPROM\_TRIM (trimming data CRC check) or CRC\_EEPROM\_CAL (calibration data CRC check) error is detected, SPI flag TRIMERR at address 0x20 is set to 1.

Configuration registers FSO ENTER, FSO\_WDG\_ENA[1:0] and FSO\_WDG\_CFG[1:0] are loaded from EEPROM into SPI registers after the reset before entrance into FSO or Normal mode.

SPI bit FSO\_ENTER controls entrance into FSO mode; if register value is 1, FSO mode will be entered, otherwise Normal mode will be entered.

Configuration register SPI\_PRELOAD (EEPROM address 0x04), which is loaded from EEPROM after the reset, controls whether in Normal mode SPI registers will be loaded with values from EEPROM or with default SPI values. When SPI\_PRELOAD is 1, SPI registers will be preloaded from EEPROM and this mode can be referred as Stand-Alone mode.

Customer EEPROM data are protected by CRC\_EEPROM\_CUST CRC check. When CRC\_EEPROM\_CUST (customer data CRC check) error is detected, SPI register EEPROM\_READFAIL is set to 1 and default values will be loaded into SPI control registers.

### **Fail-Safe Operation Mode**

FSO (Fail-Safe Operation) mode can be used for the purpose of **Fail-Safe** functionality (chip functionality definition in fail-safe mode when the external microcontroller functionality is not guaranteed).

FSO mode is entered in the following situations:

- After POR when control registers are preloaded and FSO\_ENTER contains 1,
- From Normal mode when rising edge on FSO\_ENTER SPI bit is detected and at the same moment SPI bit FSO\_EXIT is 0,
- From Normal mode when Watchdog time-out elapses (indicated by FSO\_WDG\_FAIL).

When transitioning into FSO mode, the EEPROM refresh is performed. Please note, that when CRC error has been detected, SPI register EEPROM\_READFAIL is set to 1, FSO mode is not entered and default values are loaded into SPI registers.

FSO mode can be exited when rising edge on FSO\_EXIT SPI bit is detected and at the same moment SPI bit FSO ENTER is 0.

FSO bit in status register 0x20 (and its mirror in SPI frame) is set to 1 when device is inside the FSO mode. FSO status bit is 0 outside the FSO mode.

In FSO mode write operations are allowed to SWRESET, FSO\_ENTER, FSO\_EXIT, FSO\_WDG\_ENA[1:0] and FSO\_WDG\_CFG[1:0] control registers at address 0x1D.

### **Stand-Alone Mode**

Stand-Alone modes can be used for the purpose of default power-up operation of the chip (**Stand-Alone** functionality without external microcontroller or preloading of the registers with default content for default operation before microcontroller starts sending SPI commands for chip settings).

Stand-Alone mode is in fact Normal mode where SPI registers were preloaded from EEPROM after the reset and is entered in the following situation:

• After POR when configuration register SPI\_PRELOAD, which is loaded from EEPROM, contains 1.

During SPI preload, the EEPROM refresh is performed. Please note, that when CRC error has been detected, SPI register EEPROM\_READFAIL is set to 1 and default values are loaded into SPI registers.

In Stand-Alone mode, when SPI bus is not used, the SDO pin can be configured as failure indicator. See the following chapter for more details. Other unused SPI pins should be tied to GND.

#### **Failure Output**

SDO pin can be used as failure indicator (active low) when bit BST\_FAIL\_OUT at address 0x1D is set to 1.

SDO output will be asserted low when the following condition persists for more than 49 ms:

not SDO = (CSB pin = 1) and (*BSTERR* and BST\_FAIL\_OUT)

Please note that *BSTERR* is used also in SPI read frame in FAILURE FLAGS[5:0] section, please see SPI Read Frame description for more details.

Meaning of the *BSTERR* is the following:

BSTERR = (not BST1\_RUNNING and BST1\_EN) or (not BST2\_RUNNING and BST2\_EN) or TSD or  $((BSTx\_REGSTATUS = 1 \text{ or } BSTx\_REGSTATUS = 2)$  and BST\_ILIM\_FMASK)

### **FSO Watchdog**

Watchdog is restarted each time the valid SPI frame is received. When Watchdog is not properly restarted and time−out elapses, transition into FSO mode is started.

The watchdog can be configured and activated according to Table 14:

### **Table 14. WATCHDOG MODES**

![](_page_24_Picture_401.jpeg)

FSO\_WDG\_CFG[1:0] control register defines the watchdog time-out:

### **Table 15. WATCHDOG TIME-OUT**

![](_page_24_Picture_402.jpeg)

### **SPI INTERFACE**

### **General**

The serial peripheral interface (SPI) is used to allow an external microcontroller (MCU) to communicate with the device. NCV78902 acts always as a slave and it cannot initiate any transmission. The operation of the device is configured and controlled by means of SPI registers, which are observable for read and/or write from the master.

The NCV78902 SPI transfer size is 32 bits. Maximum communication SPI speed supported by NCV78902 is 4 MHz.

During an SPI transfer, the data is simultaneously transmitted (shifted out serially) and received (shifted in serially). A serial clock line (CLK) synchronizes shifting and sampling of the information on the two serial data lines: DO and DI. The DO signal is the output from the Slave (NCV78902), and the DI signal is the output from the Master.

A slave or chip select line (CSB) allows individual selection of a slave SPI device in a time multiplexed multiple-slave system.

The CSB line is active low. If an NCV78902 is not selected, DO is in high impedance state and it does not interfere with SPI bus activities. When the CSB line is low, the DO output is configured as push-pull to support higher communication speeds.

Since the NCV78902 always clocks data out on the falling edge and samples data in on rising edge of clock, the MCU SPI port must be configured to match this operation.

The implemented SPI allows connection to multiple slaves by means of star connection (CSB per slave.

An SPI star connection requires a bus  $=(3 + N)$  total lines, where N is the number of Slaves used, the SPI frame length is 32 bits per communication.

![](_page_25_Figure_8.jpeg)

**Figure 23. SPI Star Connection**

### **SPI Transfer Format**

Two types of SPI commands (to SDI pin of NCV78902) from the micro controller can be distinguished: "Write to a control register" and "Read from register (control or status)".

The frame protocol for the *write operation*:

![](_page_25_Picture_330.jpeg)

#### **Figure 24. SPI Write Frame**

Referring to the previous picture, the write frame coming from the master (into the SDI) is composed from the following fields:

- Bit[31] (MSB): CMD bit  $= 1$  for write operation,
- Bits[30:25]: 6 bits WRITE ADDRESS field,
- Bits[24:4]: 21 bit DATA to write,
- Bits[3:0]: CRC field computed over CMD, WRITE\_ADDR and WRITE\_DATA in shown order from MSB to LSB.

Device in the same time replies to the master (on the DO):

- Bit[31] (MSB): SPI ERROR bit set in case last received SPI frame was invalid,
- Bits[30:25]: 6 bit ADDRESS (WRITE ADDR or READ\_ADDR) transmitted in previous valid SPI frame,
- Bits[24:4]: 21 bit actual DATA stored on address LAST\_ADDR,
- Bits[3:0]: ECRC (extended CRC) computed over SPIERR, LAST\_DATA, LAST\_ADDR, CMD (which has to be extended to 2 bits by one zero from left) and WRITE\_ADDR in shown order from MSB to LSB.

In case the write operation is the first frame after power-on-reset, address of NOP register is used as LAST\_ADDR.

If CRC in the frame is wrong, device will not perform command and <SPIERR> flag will be set.

The frame protocol for the *read operation*:

![](_page_25_Picture_331.jpeg)

**Figure 25. SPI Read Frame**

Referring to the previous picture, the read frame coming from the master (into the SDI) is composed from the following fields:

- Bit[31] (MSB): CMD bit  $= 0$  for read operation,
- Bits[30:25]: 6 bits READ ADDRESS field,
- Bits[24:4]: 21 bits zeroes field,
- Bits[3:0]: 4 bits CRC field computed over CMD, READ\_ADDR and IGNORED in shown order from MSB to LSB.

Device in the same frame provides to the master (on the DO):

- Bit[31] (MSB): SPI ERROR bit set in case last received SPI frame was invalid,
- Bits[30:25]: FAILURE\_FLAGS[5:0] field composed from:
	- ♦ HWR flag (mirror of HWR SPI flag),
	- ♦ TW flag (mirror of TW SPI flag),
	- ♦ FSO flag (mirror of FSO SPI flag),
	- ♦ BSTERR fail status; please see Failure Output chapter to see details from which bits these fail status indicators are composed,
- Bits[24:4]: actual data from address READ\_ADDR,
- Bits[3:0]: ECRC (extended CRC) computed over SPIERR, FAILURE\_FLAGS, READ\_DATA, CMD (which has to be extended to 2 bits by one zero from left) and READ\_ADDR in shown order from MSB to LSB.

Read frame provides data from the required address to the output within the same frame (in frame response), thus achieving the lowest communication latency.

### **CRC Calculation**

Received and transmitted frames are protected by CRC with following parameters:

- CRC length is 4 bits,
- CRC polynomial 0x9 (Koopman's notation; x4+x+1),
- CRC initialization value 0xF.

### **SPI Framing Error**

SPI communication framing error is detected by the NCV78902 in the following situations:

- Not zero or 32 CLK pulses are received during the active-low CSB signal;
- CRC calculated from all received bits is not equal to zero;
- Write operation to read only register was performed.

Once an SPI error occurs, the <SPIERR> flag can be reset only by reading the status register in which it is contained by valid SPI frame.

Incoming SPI messages from NCV78902 to MCU shall be validated by ECRC (extended CRC) to guarantee correct transmission and data representation.

### **CRC Code Example** #include <stdint.h>

```
// Calculates 4 bit CRC from given data array "data" and data byte count "length". Returns 4 bit CRC value
uint8_t CalcCRCfromByteArray(uint8_t* data, uint8_t length) {
static const uint8 t CRC_POLY = 0x03; // Polynomial x^4 + x + 1 (0x03 Normal representation, 0x09 Koopman)
static const uint8 t CRC_INIT = 0x0F; // Initialization value
    uint8 \text{tr } \text{arc} = 0; // CRC register<br>uint8 \text{tr } \text{bit} = 0; // Bit to be sh
                                                  // Bit to be shifted into CRC register
     // Begin CRC calculation byte by byte
    for(uint8 t byteIdx = 0; byteIdx < length; byteIdx++) {
         if(byteIdx == 0) {
              // Initialize CRC register - Shift in the first 4 highest bits (starting from CMD),
             for(int8_t bitIdx = 7; bitIdx >= 4; bitIdx --) {
                  bit = (data[byteIdx] >> bitIdx) & 0x01;
                  \text{circ} = (\text{circ} \ll 1) | bit;
 }
             crc ^= CRC_INIT; \frac{1}{2} // XOR with CRC initial value
          }
          // Continue from bit 3...0 after Init in case of First byte is processed
          // Else process all 8 bits (7...0) of given byte
         for (int8 t bitIdx = (byteIdx == 0 ? 3 : 7); bitIdx >= 0; bitIdx--) {
             bit = (data[byteIdx] \gg bitIdx) & 0x01;
             \text{circ} = (\text{circ} \leq 1) + \text{bit};// Check CRC register popout bit
             if (\text{crc} \& 0x10) {<br>crc ^= CRC_POLY;
 }
          }
     }
    return (crc & 0x0F); \frac{1}{2} // Return CRC - only the lower 4 bits
}
// CRC Calculation from masterOUT message
uint8_t CalcCRC(uint32_t masterOUT) {
    \sqrt{7} Create data byte array with expected structure for CRC calculation
    uint8 t data[4] = {0}; \frac{1}{4} data bytes
    data\begin{bmatrix} \overline{0} \end{bmatrix} = (masterOUT >> 24) & 0xFF;<br>data\begin{bmatrix} 1 \end{bmatrix} = (masterOUT >> 16) & 0xFF;
    data[0] = (masterOUT >> 24) & 0xFF; // Bits 31...24 (31 = CMD)<br>data[1] = (masterOUT >> 16) & 0xFF; // Bits 23...16 (23 = write_data/ignored[19])<br>data[2] = (masterOUT >> 8) & 0xFF; // Bits 15...8 (15 = write_data/ign
data[2] = (maxterOUT >> 8) & 0xFF; // Bits 15...8 (15 = write data/ignored[11])
data[3] = masterOUT & 0xF0; // Bits 7...4 (7 = write data/ignored[3])
                                                  // Bits 3...0 (CRC padding = 0)
     return CalcCRCfromByteArray(data, 4);
}
// ECRC Calculation from device response (masterIN) and part of masterOUT message
uint8_t CalcECRC(uint32_t masterOUT, uint32_t masterIN) {
     // Create data byte array with expected structure for CRC calculation
    uint8_t data[5] = {0};<br>data \begin{bmatrix} 0 \\ 1 \end{bmatrix} = (master IN >> 24) & 0xFF;
    uint8_t data[5] = {0};<br>
data[0] = (masterIN >> 24) & 0xFF;<br>
data 1] = (masterIN >> 16) & 0xFF;<br>
// Bits 31...24 (31 = last /r
data[1] = {\frac{1}{31}} = {\frac{1}{31}}data[2] = (masterIN >> 8) & 0xFF; // Bits 23...16 (23 = last /read data[11])
    data[3] = (\text{masterIN } & 0xFO) | // Bits 15...12 (\text{last\_read\_data}[3] \dots \text{last\_read\_data}[0])(maxterOUT >> 29) & 0x07; // Bits 11...8 (11 = 0 (extended CMD), 10 = CMD)
    data[4] = ((masterOUT >> 25) & 0x0F) << 4; // Bits 7...4 (write_/read_addr[3]...[0])
                                                  // Bits 3...0 (ECRC calculation padding = 0)
     return CalcCRCfromByteArray(data, 5);
}
//*********************************************************************************//
// Example CRC/ECRC calculation - Read Register 0x3F (REVID) after device power up
11uint32 t masterOUT = 0x7e000000; // Master out message (CMD = 0; read addr = 0x3F, CRC = 0 [placeholder])
uint8_t crc = CalcCRC(masterOUT); // Expected CRC result = 0x4masterOUT |= (crc & 0x0F); // Set lowest 4 bits to calculated CRC value (masterOUT = 0x7e000004)
// Write data to SPI while reading device in frame response (into masterIN variable)
uint32 t masterIN = spiTransfer(masterOUT);
// Expected response of NCV78902 (0x4000208d) - HWR set; REVID = 0x208; ECRC = 0xDuint8 t ecrc response = (masterIN & 0x0F); // Read lowest 4 bits of response - ECRC
uint8<sup>t</sup> ecrc<sup>calc</sup> = CalcECRC(masterOUT, masterIN); // Check ECRC validity (should match response ECRC)
if(ecrc_calc != ecrc_response) {
         // ...Handle ECRC error
}
// ...Process Device Response
// ...
```
### **SPI Address Map**

![](_page_28_Picture_366.jpeg)

**Figure 26. NCV78902 SPI Address Map**

<span id="page-29-0"></span>Default value of all SPI registers after POR is 0x00 if not specified explicitly.

SPI register SPI\_REVID[12:0] is used to track the silicon version, following encoding mechanism is used:

- REVID[7:6]: Option ID
- REVID[5:3]: Full Mask Version

┑

- REVID[2:0]: Metal Tune
- REVID[12:8]: Device ID for NCV78902 = 00010 [binary]

### **Table 16. SPI MAP BIT DEFINITION**

 $\Gamma$ 

![](_page_29_Picture_285.jpeg)

![](_page_29_Picture_286.jpeg)

### **REGISTER 0x13 (CR): SETTINGS**

![](_page_29_Picture_287.jpeg)

### **REGISTER 0x1A (CR): OSCILLATOR CALIBRATION & THERMAL WARNING SETTINGS**

![](_page_29_Picture_288.jpeg)

### **Table [16](#page-29-0). SPI MAP BIT DEFINITION** (continued)

![](_page_30_Picture_275.jpeg)

### **Table [16](#page-29-0). SPI MAP BIT DEFINITION** (continued)

![](_page_31_Picture_83.jpeg)

![](_page_32_Picture_104.jpeg)

**Figure 27. NCV78902 EEPROM Memory Map**

### **EEPROM MEMORY**

EEPROM memory serves as persistent storage for Customer configuration and for **onsemi** calibration, trimming and test data. EEPROM memory is organized as 51 words, each 20 bits wide. The access to the memory is word-based.

### **EEPROM Operations**

The NCV78902 supports following operations with EEPROM memory:

- EEPROM\_CTRL $[3:0] = 0$ xxx [binary]: EEPROM in Power-down state (no operation)
- EEPROM\_CTRL[3:0] = 1xxx [binary]: **Enable**
- EEPROM\_CTRL[3:0] = 1001 [binary]: **Read** − data addressed by SPI register EEPROM\_ADDRESS[3:0] become available in SPI register EEPROM\_DATA\_READ[19:0] after end of Read operation
- EEPROM\_CTRL[3:0] = 1110 [binary]: **Unlock Write**
- EEPROM\_CTRL[3:0] = 1010 [binary]: **Write** − data in EEPROM\_DATA\_WRITE[19:0] SPI register will be written into address EEPROM\_ADDRESS[3:0]

### **EEPROM Read Operation**

The correct sequence to Read data from EEPROM memory should be the following:

- Write **'Enable'** (0x8hex) into EEPROM\_CTRL[3:0] SPI register to bring EEPROM memory into powered state
- Read EEPROM\_CTRL[3:0] SPI register and check that it is **'Enable'** (0x8hex)
- Wait until EEPROM\_BUSY is 0 (EEPROM power−up time is app.  $30 \mu s$ )
- Write required address into EEPROM\_ADDRESS[3:0] SPI register and write **'Read'** (0x9hex) into EEPROM\_CTRL[3:0] SPI register to perform Read command
- Read EEPROM\_CTRL[3:0] SPI register and check that it is **'Read'** (0x9hex) and read EEPROM\_ADDRESS[3:0] SPI register and check that it is correct
- Read data at EEPROM\_DATA\_READ[19:0] SPI register
- Repeat reading from all required addresses
- Write 'Power down' (0x0hex) into EEPROM\_CTRL[3:0] SPI register to put EEPROM memory into power-down mode
- To check that all content was written correctly,

### **EEPROM Write Operation**

The correct sequence to Write data from EEPROM memory should be the following:

- Write **'Enable'** (0x8hex) into EEPROM\_CTRL[3:0] SPI register to bring EEPROM memory into powered state
- Read EEPROM\_CTRL[3:0] SPI register and check that it is **'Enable'** (0x8hex)
- Wait until EEPROM\_BUSY is 0 (EEPROM power-up time is app.  $30 \mu s$ )
- Write required data into EEPROM\_DATA\_WRITE[19:0] SPI register
- Read data at EEPROM\_DATA\_WRITE[19:0] SPI register and check if the content is correct
- Write **'Unlock Write'** (0xEhex) into EEPROM\_CTRL[3:0] SPI register to enable write
- Read EEPROM\_CTRL[3:0] SPI register and check that it is **'Unlock Write'** (0xEhex)
- Write required address into EEPROM\_ADDRESS[3:0] SPI register and write **'Write'** (0xAhex) into EEPROM\_CTRL[3:0] SPI register to perform Write command
- Read EEPROM\_CTRL[3:0] SPI register and check that it is **'Write'** (0xAhex) and read EEPROM\_ADDRESS[3:0] SPI register and check that it is correct
- Wait until EEPROM\_BUSY is 0 (EEPROM word programming time is app. 9.2 ms)
- Check that EEPROM\_WRITEFAIL is 0. Discard the device if EEPROM\_WRITEFAIL is 1.
- Repeat writing into all required addresses
- Read and check EEPROM data from all written addresses
- Write 'Power down' (0x0hex) into EEPROM\_CTRL[3:0] SPI register to put EEPROM memory into power-down mode

To provide extra safety, CRC protection is implemented to secure EEPROM memory content. The following CRC check is implemented:

 $CRC$  EEPROM  $CUST[15:0]$  (ADDR 0x9hex) calculated over all EEPROM Customer data, starting from MSB bit on EEPROM address 4 and ending at bit 16 of EEPROM address 9.

CRC algorithm with following parameters is used:

- CRC length is 16 bits,
- CRC polynomial 0xBAAD (Koopman's notation;  $x16+x14+x13+x12+x10+x8+x6+x4+x3+x+1$ ,
- CRC initialization value 0xFFFF.

External microcontroller should calculate its own CRC from the appropriate EEPROM data and verify that calculated CRC matches with CRC stored in EEPROM.

### **PCB LAYOUT RECOMMENDATIONS**

This section contains instructions for the NCV78902 PCB layout application design. Although this guide does not claim to be exhaustive, these directions can help the developer to reduce application noise impact and insuring the best system operation. All important areas are highlighted on the following picture:

![](_page_34_Figure_4.jpeg)

**Figure 28. NCV78902 Application Critical PCB Areas**

### **PCB Layout: Booster Current Sensing − Area (A1, A2)**

The booster current sensing circuit is used both by the loop regulation and the current limitation mechanism. In case of current sensing over sensing resistor, it relies on a low voltage comparator, which triggers with respect to the sense voltage across the external resistors RSN\_BST\_1/2. In order to maximize power efficiency (= minimum losses on the sense resistor), the threshold voltage is rather low, with a maximum setting of 100 mV typical. This area may be affected by the MOSFET switching noise if no specific care is taken. The following recommendations are given:

- 1. Use a four terminals current sense method as depicted in the figure below. The measurement PCB tracks should run in parallel and as close as possible to each other, trying to have the same length. The number of vias along the measurement path should be minimized;
- 2. Place RSN\_BST\_1/2 sufficiently close to the MOSFET source terminal;
- 3. The MOSFET's dissipation area should be stretched in a direction away from the sense resistor to minimize resistivity changes due to heating;
- 4. If the current sense measurement tracks are interrupted by series resistors or jumpers (once as a maximum) their value should be matched and low ohmic (pair of  $0 \Omega$  to 47  $\Omega$  max) to avoid errors due

to the comparator input bias currents. However, in case of high application noise, a PCB re-layout without RC filters is always recommended.

5. Avoid using the board GND as one of the measurement terminals as this would also introduce errors.

![](_page_34_Figure_14.jpeg)

### **Figure 29. Four Wires Method for Booster Current Sensing Circuit**

### **PCB Layout: Booster Compensation Network − Area (B)**

The compensation network must be placed very close to the chip to avoid noise capturing. Its ground has to be

<span id="page-35-0"></span>connected directly to the chip ground pin to avoid noise coming from other portions of the PCB ground. In addition a ground ring shall provide extra shielding ground around.

### **PCB Layout: VGATE Signals − Area (C)**

It has to be ensured that VGATE signals do not interfere with other signals like COMP or input of the IMAX or IREG comparators.

### **PCB Layout: VDD Connections – Area (D)**

The VDD decoupling capacitor has to be connected directly to the VDD and ground pins with separate PCB tracks to avoid coupling of the ground shift on the PCB into the chip.

### **PCB Layout: Additional EMC Recommendations on Loops**

It is suggested in general to have a good metal connection to the ground and to keep it as continuous as possible, not

interrupted by resistors or jumpers. In additions, PCB loops for power lines should be minimized. A simplified application schematic is shown in the next figure to better focus on the theoretical explanation. When a DC voltage is applied to the VBB, at the left side of the boost inductor L\_BOOST, a DC voltage also appears on the right side of L\_BUCK and on the C\_BUCK. However,

due to the switching operation (boost and buck), the applied voltage generates AC currents flowing through the red area (1). These currents also create time variable voltages in the area marked in green (2). In order to minimize the radiation due to the AC currents in area 1, the tracks' length between L\_BOOST and the pair L\_BUCK plus C\_BUCK must be kept low. At the contrary, if long tracks would be used, a bigger parasitic capacitance in area 2 would be created, thus increasing the coupled EMC noise level.

![](_page_35_Figure_10.jpeg)

**Figure 30. PCB AC Current Lines (1) and AC Voltage Nodes (2)**

### **PCB Layout: Spacing between High and Low Voltage Pins**

In case of typical application with current sensing over sensing resistor RSN\_BST\_1/2, high voltage pin VBST (pin 16) is located directly next to the pin with low voltage IBSTSNS1P (pin 15). In case of sensing over MOSFET RDSon, switching signal with levels between high booster voltage and GND will appear on pin IBSTSNS1P (pin 15) which is located between high voltage pin VBST (pin 16) and low voltage pin IBSTSNS1N (pin 14). In either case, if there is a need to improve spacing between high and low voltage pins due to requirements of IPC2221 or similar standard, it can be considered to design soldering footprint with narrower pads than recommended in Soldering footprint.

### **ORDERING INFORMATION**

![](_page_35_Picture_230.jpeg)

\*For additional information on our Pb−Free strategy and soldering details, please download the **onsemi** Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

# sen

![](_page_36_Figure_2.jpeg)

\*For additional information on our Pb−Free strategy and soldering details, please download the **onsemi** Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

**DOCUMENT NUMBER: 98ASH70247A DESCRIPTION:** Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. **TSSOP−16 PAGE 1 OF 1**

**onsemi** and are trademarks of Semiconductor Components Industries, LLC dba **onsemi** or its subsidiaries in the United States and/or other countries. **onsemi** reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others.

onsemi, ONSOMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of **onsemi**'s product/patent coverage may be accessed at [www.onsemi.com/site/pdf/Patent](https://www.onsemi.com/site/pdf/Patent-Marking.pdf)−Marking.pdf. **onsemi** reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as–is" and **onsemi** makes no warranty, representation or guarantee regarding the accuracy of the<br>information, product features, availabili of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products<br>and applications using **onsemi** or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates,<br>and distributors harmless against associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal<br>Opportunity/Affirmative Action Employer. Thi

#### **ADDITIONAL INFORMATION**

**TECHNICAL PUBLICATIONS**: **Technical Library:** [www.onsemi.com/design/resources/technical](https://www.onsemi.com/design/resources/technical-documentation)−documentation **onsemi Website:** [www.onsemi.com](https://www.onsemi.com/)

**ONLINE SUPPORT**: [www.onsemi.com/support](https://www.onsemi.com/support?utm_source=techdocs&utm_medium=pdf) **For additional information, please contact your local Sales Representative at** [www.onsemi.com/support/sales](https://www.onsemi.com/support/sales)