

# Integrated Driver and MOSFET

### NCP302160R

The NCP302160R integrates a MOSFET driver, high-side MOSFET and low-side MOSFET into a single package.

The driver and MOSFETs have been optimized for high-current DC-DC buck power conversion applications. The NCP302160R integrated solution greatly reduces package parasitics and board space compared to a discrete component solution.

#### **Features**

- Capable of Average Currents up to 60 A
- Capable of Peak Currents up to 80 A
- Capable of Switching at Frequencies up to 2 MHz
- Compatible with 3.3 V or 5 V PWM Input
- Responds Properly to 3-level PWM Inputs
- Internal Bootstrap Diode
- Undervoltage Lockout
- Supports Intel® Power State 4
- Thermal Warning output

#### **Applications**

- Desktop and All-in-One Computers, V-Core and Non-V-Core DC-DC Converters
- High-Current DC-DC Point-of-Load Converters
- Small Form-Factor Voltage Regulator Modules



Figure 1. Application Schematic



PQFN31 5X5, 0.5P CASE 483BR

#### **MARKING DIAGRAM**



WL = Wafer Lot
YY = Year
WW = Work Week

#### PINOUT DIAGRAM



#### **ORDERING INFORMATION**

| Device          | Package             | Shipping <sup>†</sup> |
|-----------------|---------------------|-----------------------|
| NCP302160RMNTWG | PQFN31<br>(Pb-Free) | 3000 / Tape &<br>Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.



Figure 2. Block Diagram

#### **Table 1. PIN LIST AND DESCRIPTION**

| Pin No.   | Symbol     | Description                                                                                                                                                                                                                                                              |
|-----------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1         | PWM        | PWM Control Input                                                                                                                                                                                                                                                        |
| 2         | DISB#      | Output disable pin.  High = Enabled with normal PWM operation without ZCD. Connects PWM to internal resistor divider placing a bias voltage on PWM pin.  Low = Driver is disabled and in a low power state.  There is an internal pull-down resistor to GND on this pin. |
| 3         | VCC        | Control Power Supply Input                                                                                                                                                                                                                                               |
| 4, 32     | CGND, AGND | Signal Ground (pin 4 and pad 32 are internally connected)                                                                                                                                                                                                                |
| 5         | BOOT       | Bootstrap Voltage                                                                                                                                                                                                                                                        |
| 6         | NC         | Open pin (not used)                                                                                                                                                                                                                                                      |
| 7         | PHASE      | Bootstrap Capacitor Return                                                                                                                                                                                                                                               |
| 8–11      | VIN        | Conversion Supply Power Input                                                                                                                                                                                                                                            |
| 12-15, 28 | PGND       | Power Ground                                                                                                                                                                                                                                                             |
| 16–26     | VSW        | Switch Node Output                                                                                                                                                                                                                                                       |
| 27, 33    | GL         | Low Side FET Gate Access (pin 27 and pad 33 are internally connected)                                                                                                                                                                                                    |
| 29        | VCCD       | Driver Power Supply Input                                                                                                                                                                                                                                                |
| 30        | THWN       | Thermal warning indicator. This is an open-drain output. When the temperature at the driver die reaches T <sub>THWN</sub> , this pin is pulled low.                                                                                                                      |
| 31        | NC         | Open pin (not used)                                                                                                                                                                                                                                                      |

Table 2. ABSOLUTE MAXIMUM RATINGS (Electrical Information – all signals referenced to PGND unless noted otherwise)

| Pin Name / Parameter    | Min  | Max                    | Unit |
|-------------------------|------|------------------------|------|
| VCC, VCCD               | -0.3 | 6.5                    | V    |
| VIN                     | -0.3 | 30                     | V    |
| VIN to PHASE (DC)       | -0.3 | 30                     | V    |
| VIN to PHASE (< 5 ns)   | -0.3 | 35                     | V    |
| BOOT (DC)               | -0.3 | 30                     | V    |
| BOOT (< 20 ns)          | -0.3 | 35                     | V    |
| BOOT to PHASE (DC)      | -0.3 | 6.5                    | V    |
| BOOT to PHASE (< 20 ns) | -0.3 | 9.0                    | V    |
| VSW, PHASE (DC)         | -0.3 | 30                     | V    |
| VSW, PHASE (< 20 ns)    | -5   | 36                     | V    |
| All Other Pins          | -0.3 | V <sub>VCC</sub> + 0.3 | V    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

**Table 3. THERMAL INFORMATION** 

| Rating                                                           | Symbol           | Value       | Unit |
|------------------------------------------------------------------|------------------|-------------|------|
| The sweet Designation of Australia On Court ODO The sweet Design | $\theta_{JA}$    | 12.4        | °C/W |
| Thermal Resistance (under On Semi SPS Thermal Board)             | $\theta_{J-PCB}$ | 1.8         | °C/W |
| Operating Junction Temperature Range (Note 1)                    | T <sub>J</sub>   | -40 to +150 | °C   |
| Operating Ambient Temperature Range                              | T <sub>A</sub>   | -40 to +125 | °C   |
| Maximum Storage Temperature Range                                | T <sub>STG</sub> | -55 to +150 | °C   |
| Moisture Sensitivity Level                                       | MSL              | 1           |      |

<sup>1.</sup> The maximum package power dissipation must be observed.

#### **Table 4. RECOMMENDED OPERATING CONDITIONS**

| Parameter            | Pin Name  | Conditions | Min | Тур | Max | Unit |
|----------------------|-----------|------------|-----|-----|-----|------|
| Supply Voltage Range | VCC, VCCD |            | 4.5 | 5.0 | 5.5 | V    |
| Conversion Voltage   | VIN       |            | 4.5 | -   | 20  | V    |
| Junction Temperature |           |            | -40 |     | 125 | °C   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

<sup>2.</sup> JESD 51-5 (1S2P Direct-Attach Method) with 0 LFM

<sup>3.</sup> JESD 51-7 (1S2P Direct-Attach Method) with 0 LFM

Table 5. ELECTRICAL CHARACTERISTICS  $(V_{VCC} = V_{VCCD} = 5.0 \text{ V}, V_{VIN} = 12 \text{ V}, V_{DISB\#} = 2.0 \text{ V}, C_{VCCD} = C_{VCC} = 0.1 \ \mu\text{F} \text{ unless specified otherwise) Min/Max values are valid for the temperature range } -40^{\circ}\text{C} \leq T_{J} \leq 125^{\circ}\text{C} \text{ unless noted otherwise, and are guaranteed by test, design or statistical correlation.)}$ 

| Parameter                                           | Symbol                  | Conditions                                                          | Min. | Тур. | Max. | Unit |
|-----------------------------------------------------|-------------------------|---------------------------------------------------------------------|------|------|------|------|
| VCC SUPPLY CURRENT                                  | •                       | •                                                                   |      | •    |      |      |
| Operating                                           |                         | DISB# = 5 V, PWM = 400 kHz                                          | _    | 1    | 2    | mA   |
| No switching                                        |                         | DISB# = 5 V, PWM = 0 V                                              | -    | -    | 2    | mA   |
| Disabled                                            |                         | DISB# = 0 V                                                         | _    | 0.4  | 1    | μΑ   |
| UVLO Start Threshold                                | V <sub>UVLO</sub>       | VCC rising                                                          | 3.65 | -    | 4.1  | V    |
| UVLO Hysteresis                                     |                         |                                                                     | 400  | 500  | -    | mV   |
| VCCD SUPPLY CURRENT                                 |                         |                                                                     |      |      | l    | I    |
| Enabled, No switching                               |                         | DISB# = 5 V, PWM = 0 V,<br>V <sub>PHASED</sub> = 0 V                | -    | 175  | 300  | μΑ   |
| Disabled                                            |                         | DISB# = 0 V                                                         | -    | 0.4  | 1    | μΑ   |
| Operating                                           |                         | DISB# = 5 V, PWM = 400 kHz                                          | -    | -    | 30   | mA   |
| DISB# INPUT                                         | •                       |                                                                     | •    | •    | •    |      |
| Input Resistance                                    |                         | To Ground                                                           | _    | 467  | -    | kΩ   |
| Upper Threshold                                     | V <sub>UPPER</sub>      |                                                                     | _    | -    | 2.0  | V    |
| Lower Threshold                                     | V <sub>LOWER</sub>      |                                                                     | 0.8  | _    | -    | V    |
| Hysteresis                                          |                         | V <sub>UPPER</sub> - V <sub>LOWER</sub>                             | 200  | -    | -    | mV   |
| Enable Delay Time                                   |                         | Time from DISB# transitioning HI to when VSW responds to PWM.       | -    | 28   | 52   | μs   |
| Disable Delay Time                                  |                         | Time from DISB# transitioning LOW to when both output FETs are off. | _    | 21   | 50   | ns   |
| PWM INPUT                                           |                         |                                                                     |      | •    | ·    | I    |
| Input Voltage High                                  | V <sub>PWM_HI</sub>     |                                                                     | 2.95 | _    | _    | V    |
| Input Mid-state Voltage                             | V <sub>PWM_MID</sub>    |                                                                     | 1.25 | _    | 2.3  | V    |
| Input Low Voltage                                   | V <sub>PWM_LO</sub>     |                                                                     | _    | _    | 0.7  | V    |
| Input Resistance                                    | R <sub>PWM_BIAS</sub>   | DISB# = 5 V                                                         | 9.2  | 14.6 | 20   | kΩ   |
| PWM Input Bias Voltage                              | V <sub>PWM_BIAS</sub>   | DISB# = 5 V                                                         | 1.2  | 1.7  | 2.3  | V    |
| Non-overlap Delay, Leading Edge                     | T <sub>NOL_L</sub>      | GL Falling = 1 V to GH–VSW Rising = 1 V                             | -    | 13   | -    | ns   |
| Non-overlap Delay, Trailing Edge                    | T <sub>NOL_T</sub>      | GH–VSW Falling = 1 V to<br>GL Rising = 1 V                          | -    | 12   | -    | ns   |
| PWM Propagation Delay, Rising                       | T <sub>PWM,PD_R</sub>   | PWM = High to GL = 90%                                              | -    | 13   | 35   | ns   |
| PWM Propagation Delay, Falling                      | T <sub>PWM,PD_F</sub>   | PWM = Low to SW = 90%                                               | -    | 50   | 65   | ns   |
| Exiting PWM Mid-state Propagation Delay, Mid-to-Low | T <sub>PWM_EXIT_L</sub> | PWM = Mid-to-Low to GL = 10%                                        | -    | 14   | 25   | ns   |
| THERMAL WARNING                                     | •                       |                                                                     |      | ı    | I.   | I    |
| Thermal Warning Temperature                         | T <sub>THWN</sub>       | Temperature at Driver Die                                           | _    | 150  | -    | °C   |
| Thermal Warning Hysteresis                          | T <sub>THWN_HYS</sub>   |                                                                     | _    | 15   | -    | °C   |
| THWM Open Drain Current                             | I <sub>THWN</sub>       |                                                                     | _    | _    | 5    | mA   |
| BOOT STRAP DIODE                                    | 1                       |                                                                     | 1    | 1    | 1    | ı    |
| Forward Voltage                                     |                         | Forward Bias Current = 2.0 mA                                       | _    | 380  | -    | mV   |
| HIGH-SIDE DRIVER                                    |                         | 1                                                                   | 1    | l .  | 1    | 1    |
| Output Impedance, Sourcing                          | R <sub>SOURCE_GH</sub>  | Source Current = 100 mA                                             | _    | 0.9  | _    | Ω    |

Table 5. ELECTRICAL CHARACTERISTICS  $(V_{VCC} = V_{VCCD} = 5.0 \text{ V}, V_{VIN} = 12 \text{ V}, V_{DISB\#} = 2.0 \text{ V}, C_{VCCD} = C_{VCC} = 0.1 \ \mu\text{F} \text{ unless specified otherwise}) \ \text{Min/Max values are valid for the temperature range } -40^{\circ}\text{C} \leq T_{J} \leq 125^{\circ}\text{C} \text{ unless noted otherwise, and are guaranteed by test, design or statistical correlation.})$ 

| Parameter                  | Symbol                 | Conditions              | Min. | Тур. | Max. | Unit |
|----------------------------|------------------------|-------------------------|------|------|------|------|
| HIGH-SIDE DRIVER           | •                      |                         |      |      |      |      |
| Output Impedance, Sinking  | R <sub>SINK_GH</sub>   | Sink Current = 100 mA   | -    | 0.7  | -    | Ω    |
| LOW-SIDE DRIVER            | LOW-SIDE DRIVER        |                         |      |      |      |      |
| Output Impedance, Sourcing | R <sub>SOURCE_GL</sub> | Source Current = 100 mA | -    | 0.9  | -    | Ω    |
| Output Impedance, Sinking  | R <sub>SINK_GL</sub>   | Sink Current = 100 mA   | -    | 0.4  | -    | Ω    |
| GL Rise Time               | T <sub>R_GL</sub>      | GL = 10% to 90%         | -    | 12   | -    | ns   |
| GL Fall Time               | T <sub>F_GL</sub>      | GL = 90% to 10%         | -    | 6    | -    | ns   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

#### **Table 6. LOGIC TABLE**

| DISB# | PWM | GH (not a pin) | GL |
|-------|-----|----------------|----|
| L     | Х   | L              | L  |
| Н     | Н   | Н              | L  |
| Н     | L   | L              | Н  |
| Н     | MID | L              | L  |

#### TYPICAL PERFORMANCE CHARACTERISTICS

 $(Test\ Conditions:\ V_{IN}=12\ V,\ V_{CC}=PV_{CC}=5\ V,\ V_{OUT}=1\ V,\ L_{OUT}=250\ nH,\ T_{A}=25^{\circ}C\ and\ natural\ convection\ cooling,\ unless\ otherwise\ noted)$ 





Figure 3. Safe Operating Area with 12 V<sub>IN</sub>

Figure 4. Safe Operating Area with 16 V<sub>IN</sub>





Figure 5. Power Loss vs. Output Current with 12 V<sub>IM</sub>

Figure 6. Power Loss vs. Output Current with 19 V<sub>IN</sub>





Figure 7. Power Loss vs. Switching Frequency

Figure 8. Power Loss vs. Input Voltage

#### TYPICAL PERFORMANCE CHARACTERISTICS

(Test Conditions: V<sub>IN</sub>=12 V, V<sub>CC</sub>=PV<sub>CC</sub>=5 V, V<sub>OUT</sub>=1 V, L<sub>OUT</sub>=250 nH, T<sub>A</sub>=25°C and natural convection cooling, unless otherwise noted)



Figure 9. Power Loss vs. Driver Supply Voltage

Figure 10. Power Loss vs. Output Voltage







Figure 12. Driver Supply Current vs. Switching Frequency



Figure 13. Driver Supply Current vs. Driver Supply Voltage



Figure 14. Driver Supply Current vs. Output
Current

#### TYPICAL PERFORMANCE CHARACTERISTICS

 $(Test\ Conditions:\ V_{IN}=12\ V,\ V_{CC}=PV_{CC}=5\ V,\ V_{OUT}=1\ V,\ L_{OUT}=250\ nH,\ T_{A}=25^{\circ}C\ and\ natural\ convection\ cooling,\ unless\ otherwise\ noted)$ 



Figure 15. UVLO Threshold vs. Temperature



Figure 16. PWM Threshold vs. Driver Supply Voltage



Figure 17. PWM Threshold vs. Temperature



Figure 18. Body Diode Forward Voltage vs. Temperature



Figure 19. Driver Shutdown vs. Temperature



Figure 20. Driver Quiescent Current vs. Temperature

#### **Theory of Operation**

The NCP302160R is an integrated driver and MOSFET module designed for use in a synchronous buck converter topology. The NCP302160R supports PWM Tristate control. A PWM input signal is required to control the drive signals to the high-side and low-side integrated MOSFETs.

#### Low-Side Driver

The low-side driver drives an internal, ground-referenced low- $R_{DS}$ (on) N-Channel MOSFET. The voltage supply for the low-side driver is internally connected to the VCCD and PGND pins.

#### **High-Side Driver**

The high-side driver drives an internal, floating low-R<sub>DS</sub>(on) N-channel MOSFET. The gate voltage for the high side driver is developed by a bootstrap circuit referenced to Switch Node (VSW and PHASE) pins.

The bootstrap circuit is comprised of the integrated diode and an external bootstrap capacitor and resistor. When the NCP302160R is starting up, the VSW pin is at ground, allowing the bootstrap capacitor to charge up to VCCD through the bootstrap diode (See Figure 1). When the PWM input is driven high, the high-side driver turns on the high-side MOSFET using the stored charge of the bootstrap capacitor. As the high-side MOSFET turns on, the voltage at the VSW and PHASE pins rises. When the high-side MOSFET is fully turned on, the switch node settles to VIN and the BST pin settles to VIN + VCCD (excluding parasitic ringing).

#### **Bootstrap Circuit**

The bootstrap circuit relies on an external charge storage capacitor ( $C_{BST}$ ) and an integrated diode to provide current to the HS Driver. A multi-layer ceramic capacitor (MLCC) with a value greater than 100 nF should be used as the bootstrap capacitor. An optional 1 to 4  $\Omega$  resistor in series with the bootstrap capacitor decreases the VSW overshoot. The boot resistor is strongly recommended when VIN is higher than 15 V.

#### **Power Supply Decoupling**

The NCP302160R sources relatively large currents into the MOSFET gates. In order to maintain a constant and stable supply voltage (VCCD) a low–ESR capacitor should be placed near the power and ground pins. A multi–layer ceramic capacitor (MLCC) between  $1\,\mu F$  and  $4.7\,\mu F$  is typically used.

A separate supply pin (VCC) is used to power the analog and digital circuits within the driver. A 1  $\mu F$  ceramic capacitor should be placed on this pin in close proximity to the NCP302160R. It is good practice to separate the VCC and VCCD decoupling capacitors with a resistor (10  $\Omega$  typical) to avoid coupling driver noise to the analog and digital circuits that control the driver function (See Figure 1).

#### **Safety Timer and Overlap Protection Circuit**

It is important to avoid cross-conduction of the two MOSFETS which could result in a decrease in the power conversion efficiency or damage to the device.

The NCP302160R prevents cross-conduction by monitoring the status of the MOSFETs and applying the appropriate amount of non-overlap (NOL) time (the time between the turn-off of one MOSFET and the turn-on of the other MOSFET). When the PWM input pin is driven high, the gate of the low-side MOSFET (LSGATE) goes low after a propagation delay (tpdlGL). The time it takes for the low-side MOSFET to turn off is dependent on the total charge on the low-side MOSFET gate.

The NCP302160R monitors the gate voltage of both MOSFETs and the switch node voltage to determine the conduction status of the MOSFETs. Once the low-side MOSFET is turned off an internal timer delays (tpdhGH) the turn-on of the high-side MOSFET. When the PWM input pin goes low, the gate of the high-side MOSFET (HSGATE) goes low after the propagation delay (tpdlGH). The time to turn off the high-side MOSFET (tfGH) is dependent on the total gate charge of the high-side MOSFET. A timer is triggered once the high-side MOSFET stops conducting, to delay (tpdhGL) the turn-on of the low-side MOSFET.

#### **PWM Input**

The PWM Input pin is a tri-state input used to control the HS MOSFET ON/OFF state. It also determines the state of the LS MOSFET. See Table 6 for logic operation.

When DISB# is high the PWM pin undriven default voltage is set to Mid-State with internal divider resistances.

#### Disable Input (DISB#)

The DISB# pin is used to disable the GH to the High-Side FET to prevent power transfer when set to low. The pin has a pull-down resistance to force a disabled state when it is left unconnected. When DISB# is set to high it enables normal PWM operation without ZCD. DISB# can be driven from the output of a logic device or set high with a pull-up resistance to VCC.

#### **VCC Undervoltage Lockout**

The VCC pin is monitored by an Undervoltage Lockout Circuit (UVLO). VCC voltage above the rising threshold enables the NCP302160R.

Table 7. UVLO/DISB# LOGIC TABLE

| UVLO | DISB# | Driver State           |
|------|-------|------------------------|
| L    | X     | Disabled (GH = GL = 0) |
| Н    | L     | Disabled (GH = GL = 0) |
| Н    | Н     | Enabled (See Table 1)  |
| Н    | Open  | Disabled (GH = GL = 0) |

#### **Thermal Warning**

The THWN pin is an open drain output. When the temperature of the driver exceeds  $T_{THWN}$ , the THWN pin is

pulled low indicating a thermal warning. At this point, the part continues to function normally. When the temperature drops  $T_{THWN\ HYS}$  below  $T_{THWN}$ , the THWN pin goes high.

### FOR USE WITH CONTROLLERS WITH 3-STATE PWM CONTROLLERS DETECTION CAPABILITY:

Table 8. LOGIC TABLE - 3-STATE PWM CONTROLLERS WITH ZCD

| PWM | DISB# | GH (not a pin) | GL  |
|-----|-------|----------------|-----|
| Н   | Н     | ON             | OFF |
| М   | Н     | OFF            | OFF |
| L   | Н     | OFF            | ON  |

This section describes operation with controllers that are capable of 3 PWM output levels and have zero current detection during discontinuous conduction mode (DCM).

To operate the buck converter in continuous conduction mode (CCM), PWM needs to switch between the logic high and low states. During DCM, the controller is responsible for detecting when zero current has occurred, and then notifying the NCP302160R to turn off the LS FET. When the controller detects zero current, it needs to set PWM to mid-state, which causes the NCP302160R to pull both GH and GL to their off states without delay.



Figure 21. Timing Diagram - 3-state PWM Controller, with ZCD



Figure 22. Top Copper Layer



Figure 23. Bottom Copper Layer

## RECOMMENDED PCB FOOTPRINT (Option 1)



LAND PATTERN RECOMMENDATION

## RECOMMENDED PCB FOOTPRINT (Option 2)



# LAND PATTERN RECOMMENDATION

Intel is a registered trademark of Intel Corporation in the U.S. And/or other countries.

#### **PACKAGE DIMENSIONS**

#### PQFN31 5x5, 0.5P



SEE DETAIL 'A'-



#### NOTES:

- 1. DDES NOT FULLY CONFORM TO JEDEC REGISTRATION MD-220, DATES MAY/2005.
  2. DIMENSIDNING AND TOLLERANCING PER ASME Y14.5, 2009.
  3. CONTROLLING DIMENSION: MILLIMETERS
  4. DIMENSIONS DO NOT INCLUDE BURRS AND SMEAR OR MOLD FLASH.
  MOLD FLASH OR BURRS AND SMEAR DO NOT EXCEED 0.10MM.
  5. DIMENSION 6 AND 81 APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30 FROM THE TERMINAL TIP.







DETAIL 'A'



SIDE VIEW



|     | MILLIMETERS |          |      |  |
|-----|-------------|----------|------|--|
| DIM | MIN.        | NOM.     | MAX. |  |
| Α   | 0.70        | 0.75     | 0.80 |  |
| A1  | 0.00        | 1        | 0.05 |  |
| A3  | 0.15        | 0.20     | 0.25 |  |
| b   | 0.20        | 0.25     | 0.30 |  |
| b1  | 0.13        | 0.18     | 0.30 |  |
| D   | 4.90        | 5.00     | 5.10 |  |
| D2  | 3.70        | 3.80     | 3.90 |  |
| D3  | 0.75        | 0.85     | 0.95 |  |
| D4  | 1.88        | 1.98     | 2.08 |  |
| D5  | 1.22        | 1.32     | 1.42 |  |
| D6  | 0.45        | 0.55     | 0.65 |  |
| D7  |             | 0.38 REF |      |  |
| Е   | 4.90        | 5.00     | 5.10 |  |
| E2  | 1.82        | 1.92     | 2.02 |  |
| E3  | 0.93        | 1.03     | 1.13 |  |
| E4  | 0.93        | 1.03     | 1.13 |  |
| E5  | 0.93        | 1.03     | 1.13 |  |
| E6  | 0.20        | 0.30     | 0.40 |  |
| E7  |             | 0.22 REF |      |  |
| е   |             | 0.50 BSC |      |  |
| e/2 | 0.25 BSC    |          |      |  |
| e/3 | 0.25 BSC    |          |      |  |
| e/4 | 0.75 BSC    |          |      |  |
| e/5 | 0.25 BSC    |          |      |  |
| k1  |             | 0.40 REF |      |  |
| k2  |             | 0.45 REF |      |  |
| k3  |             | 0.40 REF |      |  |
| k4  |             | 0.30 REF |      |  |
| k5  |             | 0.55 REF |      |  |
| k6  |             | 0.50 REF |      |  |
| k7  |             | 0.40 REF |      |  |
| L   | 0.30        | 0.40     | 0.50 |  |
| L1  | 0.30        | 0.40     | 0.50 |  |
| L2  | 0.15        | 0.25     | 0.35 |  |
| m   |             | 0.15 REF |      |  |
| n   |             | 0.80 REF |      |  |
| р   | 2.28 REF    |          |      |  |
| q   | 2.38 REF    |          |      |  |
| r   | 0.80 REF    |          |      |  |
| z   | 0.625 REF   |          |      |  |
|     |             |          |      |  |

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales