**ON Semiconductor** 

Is Now

# Onsemi

To learn more about onsemi<sup>™</sup>, please visit our website at <u>www.onsemi.com</u>

onsemi and ONSEMI. and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product factures, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and asfety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or by customer's technical experts. onsemi products and actal performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application, Buyer shall indemnify and hold onsemi and its officers, employees, subsidiari

# 8856 (H) x 5280 (V) Interline CCD Image Sensor

### Description

The KAI–47051 Image Sensor is a 47–megapixel CCD designed for the most demanding inspection and surveillance applications. Based on an advanced 5.5–micron Interline Transfer CCD Platform, the sensor features broad dynamic range and excellent imaging performance and uniformity. Full resolution readout of up to 7 frames per second is enabled through a multi–tap output architecture, and a vertical overflow drain structure suppresses image blooming and enables electronic shuttering for precise exposure control.

The sensor is electrically similar to other devices in the 5.5–micron Interline Transfer CCD Platform, allowing cameras designed for that platform to be leveraged in support of this high–resolution device.

| Table T. GENERAL SPECIFICATIONS                                |                                                 |  |  |  |
|----------------------------------------------------------------|-------------------------------------------------|--|--|--|
| Parameter                                                      | Typical Value                                   |  |  |  |
| Architecture                                                   | Interline CCD, Progressive Scan                 |  |  |  |
| Total Number of Pixels                                         | 8880 (H) × 5392 (V)                             |  |  |  |
| Number of Effective Pixels                                     | 8880 (H) × 5304 (V)                             |  |  |  |
| Number of Active Pixels                                        | 8856 (H) × 5280 (V)                             |  |  |  |
| Pixel Size                                                     | 5.5 $\mu$ m (H) $	imes$ 5.5 $\mu$ m (V)         |  |  |  |
| Active Image Size                                              | 48.7 mm (H) × 29.0 mm (V)<br>56.7 mm (diagonal) |  |  |  |
| Aspect Ratio                                                   | 5:3                                             |  |  |  |
| Number of Outputs                                              | 8 or 16                                         |  |  |  |
| Charge Capacity                                                | 20,000 electrons                                |  |  |  |
| Output Sensitivity                                             | 38 μV/e <sup>-</sup>                            |  |  |  |
| Quantum Efficiency<br>Pan (–AXA, –QXA)<br>R, G, B (–FXA, –QXA) | 43%<br>28%, 35%, 38%                            |  |  |  |
| Read Noise (f = 40 MHz)                                        | 10 e⁻ rms                                       |  |  |  |
| Dark Current<br>Photodiode / VCCD                              | 7 / 140 e⁻/s                                    |  |  |  |
| Dark Current Doubling Temp<br>Photodiode / VCCD                | 7°C / 9°C                                       |  |  |  |
| Dynamic Range                                                  | 66 dB                                           |  |  |  |
| Charge Transfer Efficiency                                     | 0.999999                                        |  |  |  |
| Blooming Suppression                                           | > 300 X                                         |  |  |  |
| Smear                                                          | –100 dB                                         |  |  |  |
| Image Lag                                                      | < 10 electrons                                  |  |  |  |
| Maximum Pixel Clock Speed                                      | 40 MHz                                          |  |  |  |
| Maximum Frame Rate<br>8 Outputs / 16 Outputs                   | 3.5 fps / 7.0 fps                               |  |  |  |
| Package Options                                                | 201 Pin PGA                                     |  |  |  |
| Cover Glass                                                    | AR Coated, 2-Sides                              |  |  |  |
|                                                                |                                                 |  |  |  |

### **Table 1. GENERAL SPECIFICATIONS**

NOTE: All Parameters are specified at  $T = 40^{\circ}C$  unless otherwise noted.



# **ON Semiconductor®**

www.onsemi.com



Figure 1. KAI-47051 Image Sensor

### Features

- Bayer Color Pattern, Sparse Color Filter Pattern, and Monochrome Configurations
- Progressive Scan Readout
- Flexible Readout Architecture
- High Frame Rate
- High Sensitivity
- Low Noise Architecture
- Excellent Smear Performance

### Applications

- Industrial Imaging and Inspection
- Aerial Surveillance
- Security

### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 2 of this data sheet.

## **ORDERING INFORMATION**

### Table 2. ORDERING INFORMATION

| Part Number                                                                                                               | Description                                                                                                                            | Marking Code                   |  |  |
|---------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|--|--|
| KAI-47051-AXA-JD-B1                                                                                                       | Monochrome, Special Microlens, PGA Package, Sealed Clear Cover Glass with AR Coating (Both Sides), Grade 1                             |                                |  |  |
| KAI-47051-AXA-JD-B2                                                                                                       | KAI-47051-AXA-JD-B2      Monochrome, Special Microlens, PGA Package, Sealed Clear Cover Glass with AR<br>Coating (Both Sides), Grade 2 |                                |  |  |
| KAI-47051-AXA-JD-AE                                                                                                       | Monochrome, Special Microlens, PGA Package, Sealed Clear Cover Glass with AR Coating (Both Sides), Engineering Grade                   |                                |  |  |
| KAI-47051-AXA-JP-B1                                                                                                       | Monochrome, Special Microlens, PGA Package, Taped Clear Cover Glass with No Coatings, Grade 1                                          |                                |  |  |
| KAI–47051–AXA–JP–B2      Monochrome, Special Microlens, PGA Package, Taped Clear Cover Glass with<br>No Coatings, Grade 2 |                                                                                                                                        |                                |  |  |
| KAI-47051-AXA-JP-AE                                                                                                       | Monochrome, Special Microlens, PGA Package, Taped Clear Cover Glass with No Coatings, Engineering Grade                                |                                |  |  |
| KAI-47051-FXA-JD-B1                                                                                                       | Gen2 Color (Bayer RGB), Special Microlens, PGA Package, Sealed Clear Cover Glass with AR Coating (Both Sides), Grade 1                 |                                |  |  |
| KAI-47051-FXA-JD-B2                                                                                                       | Gen2 Color (Bayer RGB), Special Microlens, PGA Package, Sealed Clear Cover Glass with AR Coating (Both Sides), Grade 2                 | KAI–47051–FXA<br>Serial Number |  |  |
| KAI-47051-FXA-JD-AE                                                                                                       | Gen2 Color (Bayer RGB), Special Microlens, PGA Package, Sealed Clear Cover Glass with AR Coating (Both Sides), Engineering Grade       |                                |  |  |
| KAI-47051-QXA-JD-B1                                                                                                       | Gen2 Color (Sparse CFA), Special Microlens, PGA Package, Sealed Clear Cover Glass with AR Coating (Both Sides), Grade 1                |                                |  |  |
| KAI-47051-QXA-JD-B2                                                                                                       | KAI–47051–QXA<br>Serial Number                                                                                                         |                                |  |  |
| KAI-47051-QXA-JD-AE                                                                                                       | Gen2 Color (Sparse CFA), Special Microlens, PGA Package, Sealed Clear Cover Glass with AR Coating (Both Sides), Engineering Grade      |                                |  |  |

See the ON Semiconductor *Device Nomenclature* document (TND310/D) for a full description of the naming convention used for image sensors. For reference documentation, including information on evaluation kits, please visit our web site at <a href="http://www.onsemi.com">www.onsemi.com</a>.

# **DEVICE DESCRIPTION**

### Architecture



Figure 2. Block Diagram



Figure 3. HCCD and Output Detail

### **Dark Pixels**

There are 44 dark rows at the top and 44 dark rows at the bottom of the image sensor. The dark rows are not entirely dark and so should not be used for a dark reference level.

### **Dummy Pixels**

Within each horizontal shift register there are 6 leading additional shift phases. These pixels are designated as dummy pixels and should not be used to determine a dark reference level.

### **Active Buffer Pixels**

On the perimeter of the sensor there are 12 unshielded rows and columns that are classified as active buffer pixels. These pixels are light sensitive but are not tested for defects and non–uniformities.

### **Image Acquisition**

An electronic representation of an image is formed when incident photons falling on the sensor plane create electron-hole pairs within the individual silicon photodiodes. These photoelectrons are collected locally by the formation of potential wells at each photo-site. Below photodiode saturation, the number of photoelectrons collected at each pixel is linearly dependent upon light level and exposure time and non-linearly dependent on wavelength. When the photodiodes charge capacity is reached, excess electrons are discharged into the substrate to prevent blooming.

### **ESD** Protection

Adherence to the power-up and power-down sequence is critical. Failure to follow the proper power-up and power-down sequences may cause damage to the sensor. See Power-Up and Power-Down Sequence section.





# Bayer Color Filter Pattern

# **Sparse Color Filter Pattern**



Figure 5. Sparse Color Filter Pattern

# **Physical Description**

Pin Description and Device Orientation



Figure 6. Package Pin Designations – Top View



Figure 7. Package Pin Designations – Bottom View

### Table 3. PACKAGE PIN DESCRIPTION

|     | S. FACKAGE FIN |     |       |     |          |     |       |     |       |
|-----|----------------|-----|-------|-----|----------|-----|-------|-----|-------|
| Pin | Name           | Pin | Name  | Pin | Name     | Pin | Name  | Pin | Name  |
| 1   | N/C            | 41  | VOUTd | 81  | VOUTh    | 121 | VOUTp | 161 | VOUTI |
| 2   | SUB            | 42  | VDDd  | 82  | VDDh     | 122 | VDDp  | 162 | VDDI  |
| 3   | ESD            | 43  | RDd   | 83  | RDh      | 123 | HLODo | 163 | HLODk |
| 4   | GND            | 44  | GND   | 84  | GND      | 124 | H1o   | 164 | H1k   |
| 5   | V3B            | 45  | OGd   | 85  | OGh      | 125 | H2Lo  | 165 | H2Lk  |
| 6   | V4B            | 46  | Rd    | 86  | Rh       | 126 | H2o   | 166 | H2k   |
| 7   | V1B            | 47  | H2Ld  | 87  | H2Lh     | 127 | OGo   | 167 | OGk   |
| 8   | FDDB           | 48  | H2d   | 88  | H2h      | 128 | Ro    | 168 | Rk    |
| 9   | V2B            | 49  | HLODd | 89  | HLODh    | 129 | RDo   | 169 | RDk   |
| 10  | FDGB           | 50  | H1d   | 90  | H1h      | 130 | GND   | 170 | GND   |
| 11  | VOUTa          | 51  | VOUTe | 91  | V1B      | 131 | VOUTo | 171 | VOUTk |
| 12  | VDDa           | 52  | VDDe  | 92  | V2B      | 132 | VDDo  | 172 | VDDk  |
| 13  | RDa            | 53  | RDe   | 93  | SUB      | 133 | HLODn | 173 | HLODj |
| 14  | GND            | 54  | GND   | 94  | FDGB     | 134 | H1n   | 174 | H1j   |
| 15  | OGa            | 55  | OGe   | 95  | V3B      | 135 | H2Ln  | 175 | H2Lj  |
| 16  | Ra             | 56  | Re    | 96  | FDDB     | 136 | H2n   | 176 | H2j   |
| 17  | H2La           | 57  | H2Le  | 97  | GND      | 137 | OGn   | 177 | OGj   |
| 18  | H2a            | 58  | H2e   | 98  | V4B      | 138 | Rn    | 178 | Rj    |
| 19  | HLODa          | 59  | HLODe | 99  | TANODE   | 139 | RDn   | 179 | RDj   |
| 20  | H1a            | 60  | H1e   | 100 | ESD      | 140 | GND   | 180 | GND   |
| 21  | VOUTb          | 61  | VOUTf | 101 | TCATHODE | 141 | VOUTn | 181 | VOUTj |
| 22  | VDDb           | 62  | VDDf  | 102 | n/c      | 142 | VDDn  | 182 | VDDj  |
| 23  | RDb            | 63  | RDf   | 103 | n/c      | 143 | HLODm | 183 | HLODi |
| 24  | GND            | 64  | GND   | 104 | ESD      | 144 | H1m   | 184 | H1i   |
| 25  | OGb            | 65  | OGf   | 105 | GND      | 145 | H2Lm  | 185 | H2Li  |
| 26  | Rb             | 66  | Rf    | 106 | V4T      | 146 | H2m   | 186 | H2i   |
| 27  | H2Lb           | 67  | H2Lf  | 107 | V3T      | 147 | OGm   | 187 | OGi   |
| 28  | H2b            | 68  | H2f   | 108 | FDDT     | 148 | Rm    | 188 | Ri    |
| 29  | HLODb          | 69  | HLODf | 109 | SUB      | 149 | RDm   | 189 | RDi   |
| 30  | H1b            | 70  | H1f   | 110 | FDGT     | 150 | GND   | 190 | GND   |
| 31  | VOUTc          | 71  | VOUTg | 111 | V1T      | 151 | VOUTm | 191 | VOUTi |
| 32  | VDDc           | 72  | VDDg  | 112 | V2T      | 152 | VDDm  | 192 | VDDi  |
| 33  | RDc            | 73  | RDg   | 113 | HLODp    | 153 | HLODI | 193 | V2T   |
| 34  | GND            | 74  | GND   | 114 | H1p      | 154 | H1I   | 194 | FDGT  |
| 35  | OGc            | 75  | OGg   | 115 | H2Lp     | 155 | H2LI  | 195 | V1T   |
| 36  | Rc             | 76  | Rg    | 116 | H2p      | 156 | H2I   | 196 | FDDT  |
| 37  | H2Lc           | 77  | H2Lg  | 117 | OGp      | 157 | OGI   | 197 | V3T   |
| 38  | H2c            | 78  | H2g   | 118 | Rp       | 158 | RI    | 198 | V4T   |
| 39  | HLODc          | 79  | HLODg | 119 | RDp      | 159 | RDI   | 199 | ESD   |
| 40  | H1c            | 80  | H1g   | 120 | GND      | 160 | GND   | 200 | GND   |
|     |                |     | -     |     |          |     |       | 201 | SUB   |
|     |                |     |       |     |          |     |       |     |       |

# Table 4. PIN NAME DESCRIPTIONS

| Pin Name(s) | Description                                        |
|-------------|----------------------------------------------------|
| V1B, V1T    | Vertical CCD Clock, Phase 1, Bottom (B) or Top (T) |
| V2B, V2T    | Vertical CCD Clock, Phase 2, Bottom (B) or Top (T) |
| V3B, V3T    | Vertical CCD Clock, Phase 3, Bottom (B) or Top (T) |
| V4B, V4T    | Vertical CCD Clock, Phase 4, Bottom (B) or Top (T) |
| FDDB, FDDT  | Fast Line Dump Drain, Bottom (B) or Top (T)        |
| FDGB, FDGT  | Fast Line Dump Gate, Bottom (B) or Top (T)         |
| SUB         | Substrate                                          |
| GND         | Ground                                             |
| ESD         | ESD Protection Disable                             |
| TANODE      | Temperature Diode Anode                            |
| TCATHODE    | Temperature Diode Cathode                          |
| N/C         | No connect                                         |
| VOUTα       | Video Output a to p                                |
| Rα          | Reset Gate a to p                                  |
| RDα         | Reset Drain a to p                                 |
| OGα         | Output Gate a to p                                 |
| VDDα        | Output Amplifier Supply a to p                     |
| Η1α         | Horizontal CCD Clock, Phase 1, a to p              |
| Η2α         | Horizontal CCD Clock, Phase 2, a to p              |
| H2Lα        | Horizontal CCD Clock, Phase 2, Last Phase, a to p  |
| HLODα       | Horizontal CCD Overflow Drain, a to p              |

# IMAGING PERFORMANCE

# Table 5. TYPICAL OPERATION CONDITIONS

Unless otherwise noted, the Imaging Performance Specifications are measured using the following conditions.

| Description  | Condition                                       | Notes                                       |
|--------------|-------------------------------------------------|---------------------------------------------|
| Light Source | Continuous red, green and blue LED illumination | For monochrome sensor, only green LED used. |
| Operation    | Nominal operating voltages and timing           |                                             |

### Table 6. PERFORMANCE PARAMETERS (Performance parameters are by design)

| Description                                                                 | Symbol               | Nom.              | Units          | Notes |      |
|-----------------------------------------------------------------------------|----------------------|-------------------|----------------|-------|------|
| Maximum Photo-response Nonlinearity                                         |                      |                   | 2              | %     | 2    |
| Horizontal CCD Charge Capacity                                              |                      | HNe               | 55             | ke⁻   |      |
| Vertical CCD Charge Capacity                                                |                      | VNe               | 40             | ke⁻   |      |
| Photodiode Charge Capacity                                                  |                      | PNe               | 20             | ke⁻   | 3    |
| Image Lag                                                                   |                      | Lag               | < 10           | e-    |      |
| Anti-blooming Factor                                                        |                      | Xab               | > 300X         |       |      |
| Vertical Smear                                                              |                      |                   | -100           | dB    |      |
| Read Noise                                                                  |                      | n <sub>e-T</sub>  | 10             | e⁻rms | 4    |
| Dynamic Range                                                               |                      | DR                | 66             | dB    | 4, 5 |
| Output Amplifier DC Offset                                                  |                      | V <sub>odc</sub>  | 9.4            | V     |      |
| Output Amplifier Bandwidth                                                  |                      | f_3db             | 250            | MHz   | 6    |
| Output Amplifier Impedance                                                  |                      | R <sub>OUT</sub>  | 127            | Ω     |      |
| Output Amplifier Sensitivity                                                |                      | ΔV/ΔΝ             | 38             | μV/e⁻ |      |
| Peak Quantum Efficiency (KAI-47051-ABA and KAI-47051-QBA Configurations)    |                      |                   | 43             | %     |      |
| Peak Quantum Efficiency<br>(KAI–47051–FBA and KAI–47051–QBA Configurations) | Blue<br>Green<br>Red | QE <sub>max</sub> | 37<br>35<br>29 | %     |      |

# Table 7. PERFORMANCE SPECIFICATIONS

| Description                                     | Symbol | Min.     | Nom.     | Max. | Units | Temperature<br>Tested At<br>(°C) | Notes |
|-------------------------------------------------|--------|----------|----------|------|-------|----------------------------------|-------|
| Dark Field Global Non–Uniformity                | DSNU   | -        | -        | 5    | mVpp  | 27, 40                           |       |
| Bright Field Global Non–Uniformity              |        | -        | -        | 5    | %rms  | 27, 40                           | 1     |
| Bright Field Global Peak to Peak Non–Uniformity | PRNU   | -        | -        | 30   | %pp   | 27, 40                           | 1     |
| Horizontal CCD Charge Transfer Efficiency       | HCTE   | 0.999995 | 0.999999 | -    |       |                                  |       |
| Vertical CCD Charge Transfer Efficiency         | VCTE   | 0.999995 | 0.999999 | -    |       |                                  |       |
| Photodiode Dark Current                         | lpd    | -        | 7        | 70   | e/p/s | 40                               |       |
| Vertical CCD Dark Current                       | lvd    | -        | 100      | 300  | e/p/s | 40                               |       |

1. Per color

2. Value is over the range of 10% to 90% of photodiode saturation.

3. The operating value of the substrate voltage, VAB, will be marked on the shipping container for each device. The value of VAB is set such that the photodiode charge capacity is 680 mV.

4. At 40 MHz

5. Uses 20LOG (PNe/ n<sub>e-T</sub>)

6. Assumes 5 pF load.

# **TYPICAL PERFORMANCE CURVES**

# **Quantum Efficiency**

Monochrome with Microlens



Figure 8. Monochrome with Microlens Quantum Efficiency

# Color (Bayer RGB) with Microlens



Figure 9. Color (Bayer) with Microlens Quantum Efficiency





Figure 10. Color (Sparse CFA) with Microlens Quantum Efficiency

# Angular Quantum Efficiency

For the curves marked "Horizontal", the incident light angle is varied in a plane parallel to the HCCD. For the curves marked "Vertical", the incident light angle is varied in a plane parallel to the VCCD.

### Monochrome with Microlens



Figure 11. Monochrome with Microlens Angular Quantum Efficiency



Dark Current vs. Temperature

Figure 12. Dark Current vs. Temperature

# **Power-Estimated**



Figure 13. Power

**Frame Rates** 



Figure 14. Frame Rates

# **DEFECT DEFINITIONS**

### **Table 8. OPERATING CONDITIONS**

| Description Condition                                           |                                       | Notes                                              |
|-----------------------------------------------------------------|---------------------------------------|----------------------------------------------------|
| Light Source Continuous Red, Green and/or Blue LED Illumination |                                       | For monochrome sensor, only the green LED is used. |
| Operation                                                       | Nominal Operating Voltages and Timing |                                                    |

# **Table 9. OPERATING PARAMETERS**

| Description          | 8 Outputs | 16 Outputs |
|----------------------|-----------|------------|
| HCCD Clock Frequency | 20 MHz    | 20 MHz     |
| Pixels Per Line      | 1146      | 1146       |
| Lines Per Frame      | 5392      | 2696       |
| Line Time            | 82.3 μs   | 82.3 μs    |
| Frame Time           | 443.9 ms  | 222.0 ms   |

### **Table 10. TIMING MODES**

| Timing Modes | Conditions                                                                                 |
|--------------|--------------------------------------------------------------------------------------------|
| Mode A       | 8 Output, no electronic shutter used. Photodiode integration time is equal to Frame Time.  |
| Mode B       | 16 Output, no electronic shutter used. Photodiode integration time is equal to Frame Time. |

### Table 11. DEFECT DEFINITIONS

| Description           | Definition                                                                                                                                                                                                                                                                                                                                                                  | Grade 1               | Grade 2<br>(Mono)     | Grade 2<br>(Color)    |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|-----------------------|
| Column De-<br>fect    | A group of more than 10 contiguous pixels along a single column that deviate from<br>the neighboring columns by:<br>• more than 29 mV in the dark field using Timing Mode A at 40°C<br>• more than 29 mV in the dark field using Timing Mode A at 27°C<br>• more than -12% or +16% in the bright field using Timing Mode B at 27°C or 40°C                                  | 0                     | 7                     | 27                    |
| Cluster Defect        | A group of 2 to N contiguous defective pixels, but no more than W adjacent defects<br>horizontally, that deviate from the neighboring pixels by:<br>• more than 169 mV in the dark field using Timing Mode A at 40°C<br>• more than 67 mV in the dark field using Timing Mode A at 27°C<br>• more than –12% or +16% in the bright field using Timing Mode B at 40°C or 27°C | 20<br>W = 4<br>N = 19 | 50<br>W = 5<br>N = 38 | 50<br>W = 5<br>N = 38 |
| Major Point<br>Defect | A single defective pixel that deviates from the neighboring pixels by:<br>• more than 169 mV in the dark field using Timing Mode A at 40°C<br>• more than 67 mV in the dark field using Timing Mode A at 27°C<br>• more than –12% or +16% in the bright field using Timing Mode B at 27°C or 40°C                                                                           | 440                   | 880                   | 880                   |
| Minor Point<br>Defect | A single defective pixel that deviates from the neighboring pixels by:<br>• more than 84 mV in the dark field using Timing Mode A at 40°C                                                                                                                                                                                                                                   | 4400                  | 8800                  | 8800                  |

1. Bright field is define as where the average signal level of the sensor is 532 mV, with the substrate voltage set to the recommend VAB setting Such that the capacity of the photodiodes is 760 mV (20,000 electrons)
 For the color device (KAI-47051-FBA or KAI-47051-QBA), a bright field defective pixel is with respect to pixels of the same color.
 Column and cluster defects are separated by no less than two (2) good pixels in any direction (excluding single pixel defects).

# **Defect Map**

The defect map supplied with each sensor is based upon testing at an ambient  $(27^{\circ}C)$  temperature. Minor point

defects are not included in the defect map. All defective pixels are reference to pixel 1, 1 in the defect maps.



Figure 15. Pixel 1, 1 Location

# OPERATION

### Table 12. ABSOLUTE MAXIMUM RATINGS

| Description           | Symbol           | Minimum | Maximum | Units | Notes |
|-----------------------|------------------|---------|---------|-------|-------|
| Operating Temperature | T <sub>OP</sub>  | -50     | 70      | °C    | 1     |
| Humidity              | RH               | 5       | 90      | %     | 2     |
| Output Bias Current   | I <sub>OUT</sub> | -       | 240     | mA    | 3     |
| Off-Chip Load         | CL               | -       | 10      | pF    |       |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Noise performance will degrade at higher temperatures.

2. T = 25°C. Excessive humidity will degrade MTTF.

3. Total for all outputs. Maximum current is -15 mA for each output. Avoid shorting output pins to ground or any low impedance source during operation. Amplifier bandwidth increases at higher current and lower load capacitance at the expense of reduced gain (sensitivity).

# Table 13. ABSOLUTE MAXIMUM VOLTAGE RATINGS BETWEEN PINS AND GROUND

| Description                  | Minimum   | Maximum    | Units | Notes |
|------------------------------|-----------|------------|-------|-------|
| VDDα, VOUTα                  | -0.4      | 17.5       | V     | 1     |
| RDα, FDDα, HLODα             | -0.4      | 15.5       | V     | 1     |
| V1B, V1T                     | ESD – 0.4 | ESD + 24.0 | V     |       |
| V2B, V2T, V3B, V3T, V4B, V4T | ESD – 0.4 | ESD + 14.0 | V     |       |
| FDGB, FDGT                   | ESD – 0.4 | ESD + 15.0 | V     |       |
| Η1α, Η2α, Η2Lα               | ESD – 0.4 | ESD + 14.0 | V     | 1     |
| ESD                          | -10.0     | 0.0        | V     |       |
| SUB                          | -0.4      | 40.0       | V     |       |

1.  $\alpha$  refers to a to p.

2. Refer to Application Note Using Interline CCD Image Sensors in High Intensity Visible Lighting Conditions

### Power-Up and Power-Down Sequence

Adherence to the power-up and power-down sequence is critical. Failure to follow the proper power-up and power-down sequences may cause damage to the sensor.



### Notes:

- 1. Activate all other biases when ESD is stable and SUB is above 3 V.
- 2. Do not pulse the electronic shutter until ESD is stable.
- 3. VDD cannot be +15 V when SUB is 0 V.
- 4. The image sensor can be protected from an accidental improper ESD voltage by current limiting the SUB current to less than 10 mA. SUB and VDD must always be greater than GND. ESD must always be less than GND. Placing diodes between SUB, VDD, ESD and ground will protect the sensor from accidental overshoots of SUB, VDD and ESD during power on and power off. See the figure below.

### Figure 16. Power-Up and Power-Down Sequence

The VCCD clock waveform must not have a negative overshoot more than 0.4 V below the ESD voltage.



Figure 17. VCCD Clock Waveform

Example of external diode protection for SUB, VDD and ESD. $\alpha$  denotes a to p.





### **DC Bias Operating Conditions**

### **Table 14. DC BIAS OPERATING CONDITIONS**

| Description                          | Pins          | Symbol           | Min. | Nom.            | Max.            | Units | Max. DC<br>Current | Notes   |
|--------------------------------------|---------------|------------------|------|-----------------|-----------------|-------|--------------------|---------|
| Reset Drain                          | RDα           | RD               | 11.8 | 12.0            | 12.2            | V     | 10 μA              | 1       |
| Fast Line Dump Drain                 | FDDB,<br>FDDT | FDD              | 11.8 | 12.0            | 12.2            | V     | 10 µA              | 1       |
| Horizontal Lateral<br>Overflow Drain | HLODα         | HLOD             | 11.8 | 12.0            | 12.2            | V     | 10 µA              | 1       |
| Output Gate                          | OGα           | OG               | -2.2 | -2.0            | -1.8            | V     | 10 μA              | 1       |
| Output Amplifier Supply              | VDDα          | V <sub>DD</sub>  | 14.5 | 15.0            | 15.5            | V     | 11.0 mA            | 1, 2    |
| Ground                               | GND           | GND              | 0.0  | 0.0             | 0.0             | V     | –1.0 mA            |         |
| Substrate                            | SUB           | V <sub>SUB</sub> | 5.0  | V <sub>AB</sub> | V <sub>DD</sub> | V     | 50 μA              | 3, 8    |
| ESD Protection Disable               | ESD           | ESD              | -9.5 | -9.0            | -8.8            | V     | 50 μA              | 6, 7    |
| Output Bias Current                  | VOUTα         | I <sub>OUT</sub> | -3.0 | -5.0            | -10.0           | mA    | -                  | 1, 4, 5 |

1.

2.

 $\alpha$  denotes a to p. The maximum DC current is for one output. I<sub>DD</sub> = I<sub>OUT</sub> + I<sub>SS</sub>. See Figure 19. The operating value of the substrate voltage, V<sub>AB</sub>, will be marked on the shipping container for each device. The value of V<sub>AB</sub> is set such that the photodiode charge capacity is the nominal P<sub>Ne</sub> (see Specifications). 3.

4. An output load sink must be applied to each VOUT pin to activate each output amplifier.

Nominal value required for 40 MHz operation per output. May be reduced for slower data rates and lower noise.
 Adherence to the power-up and power-down sequence is critical. See Power Up and Power Down Sequence section.

7. ESD maximum value must be less than or equal to V1\_L + 0.4 V, V2\_L + 0.4 V, V3\_L + 0.4 V, and V2\_L + 0.4 V.

8. Refer to Application Note Using Interline CCD Image Sensors in High Intensity Visible Lighting Conditions.



Figure 19. Output Amplifier

# **AC Operating Conditions**

### Table 15. CLOCK LEVELS

| Description                                  | Pins<br>(Note 1) | Symbol          | Level     | Min.             | Nom. | Max.            | Units | Capacitance<br>(Note 2) |
|----------------------------------------------|------------------|-----------------|-----------|------------------|------|-----------------|-------|-------------------------|
| Vertical CCD Clock, Phase 1                  | V1B, V1T         | V1_L            | Low       | -8.2             | -8.0 | -7.8            | V     | 290 nF<br>(Note 6)      |
|                                              |                  | V1_M            | Mid       | -0.2             | 0.0  | 0.2             |       |                         |
|                                              |                  | V1_H            | High      | 10.8             | 11.0 | 11.2            |       |                         |
| Vertical CCD Clock, Phase 2                  | V2B, V2T         | V2_L            | Low       | -8.2             | -8.0 | -7.8            | V     | 290 nF                  |
|                                              |                  | V2_H            | High      | -0.2             | 0.0  | 0.2             |       | (Note 6)                |
| Vertical CCD Clock, Phase 3                  | V3B, V3T         | V3_L            | Low       | -8.2             | -8.0 | -7.8            | V     | 290 nF                  |
|                                              |                  | V3_H            | High      | -0.2             | 0.0  | 0.2             |       | (Note 6)                |
| Vertical CCD Clock, Phase 4                  | V4B, V4T         | V4_L            | Low       | -8.2             | -8.0 | -7.8            | V     | 290 nF                  |
|                                              |                  | V4_H            | High      | -0.2             | 0.0  | 0.2             | 1     | (Note 6)                |
| Horizontal CCD Clock,<br>Phase 1             | Η1α              | H1_L            | Low       | -5.2<br>(Note 7) | -4.0 | -3.8            | V     | 1.3 nF<br>(Note 6)      |
|                                              |                  | H1_A            | Amplitude | 3.8              | 4.0  | 5.2<br>(Note 7) |       |                         |
| Horizontal CCD Clock,<br>Phase 2             | Η2α              | H2_L            | Low       | -5.2<br>(Note 7) | -4.0 | -3.8            | V     | 1.3 nF<br>(Note 6)      |
|                                              |                  | H2_A            | Amplitude | 3.8              | 4.0  | 5.2<br>(Note 7) |       |                         |
| Horizontal CCD Clock,<br>Last Phase (Note 3) | H2La             | H2L_L           | Low       | -5.2             | -5.0 | -4.8            |       | 30 pF<br>(Note 6)       |
| Last Phase (Note 3)                          |                  | H2L_A           | Amplitude | 4.8              | 5.0  | 5.2             |       | (INDLE D)               |
| Reset Gate                                   | Rα               | R_L<br>(Note 4) | Low       | -3.5             | -2.0 | -1.8            | V     | 20 pF<br>(Note 6)       |
|                                              |                  | R_H             | High      | 2.5              | 3.0  | 4.0             |       |                         |
| Electronic Shutter (Note 5)                  | SUB              | VES             | High      | 29.0             | 30.0 | 40.0            | V     | 20 nF<br>(Note 6)       |
| Fast Line Dump Gate                          | FDGB,            | FDG_L           | Low       | -8.2             | -8.0 | -7.8            | V     | 70 pF                   |
|                                              | FDGT             | FDG_H           | High      | 4.5              | 5.0  | 5.5             |       | (Note 6)                |

1.  $\alpha$  denotes a to p.

Capacitance is total for all like named pins. As an example, if all 16 H1 pins are tied together the total capacitance will be 1.3 nF.
 Use separate clock driver for improved speed performance.
 Reset low should be set to -3 V for signal levels greater than 40,000 electrons.

5. Refer to Application Note Using Interline CCD Image Sensors in High Intensity Visible Lighting Conditions.

6. Capacitance values are estimated.

7. If the minimum horizontal clock low level is used (-5.0 V), then the maximum horizontal clock amplitude should be used (5 V amplitude) to create a -5.0 V to 0.0 V clock.

The figure below shows the DC bias (VSUB) and AC clock (VES) applied to the SUB pin. Both the DC bias and AC clock are referenced to ground.



Figure 20. DC Bias and AC Clock Applied to the SUB Pin

### **Temperature Sensor**

Please contact an ON Semiconductor Field Application Engineer for information regarding the operation of the temperature sensing diode.

To operate the Temperature Sensor:

- Source a negative current of 10 µA (Id) at the TCATHODE pin against the TANODE pin.
- Measure voltage (Vd) at TCATHODE.
- Compare Vd to a linear curve, or a look–up table to calculate the temperature.



Figure 21. Temperature Sensor Connections

# TIMING

# Table 16. REQUIREMENTS AND CHARACTERISTICS

| Description            | Symbol                            | Min.  | Nom. | Max. | Units | Notes      |
|------------------------|-----------------------------------|-------|------|------|-------|------------|
| Photodiode Transfer    | t <sub>PD</sub>                   | 4     | -    | -    | μs    |            |
| VCCD Leading Pedestal  | t <sub>3P</sub>                   | 16    | -    | -    | μs    |            |
| VCCD Trailing Pedestal | t <sub>3D</sub>                   | 16    | -    | -    | μs    |            |
| VCCD Transfer Delay    | t <sub>D</sub>                    | 4     | -    | -    | μs    |            |
| VCCD Transfer          | t <sub>V</sub>                    | 16    | -    | -    | μs    |            |
| VCCD Clock Cross-Over  | V <sub>VCR</sub>                  | 75    | -    | 100  | %     | 1          |
| VCCD Rise, Fall Times  | t <sub>VR</sub> , t <sub>VF</sub> | 5     | -    | 10   | %     | 1, 2       |
| FDG Delay              | t <sub>FDG</sub>                  | 2     | -    | -    | μs    |            |
| HCCD Delay             | t <sub>HS</sub>                   | 1     | -    | -    | μs    |            |
| HCCD Transfer          | t <sub>e</sub>                    | 25    | -    | -    | ns    |            |
| Shutter Transfer       | t <sub>SUB</sub>                  | 1     | -    | -    | μs    |            |
| Shutter Delay          | t <sub>HD</sub>                   | 1     | -    | -    | μs    |            |
| Reset Pulse            | t <sub>R</sub>                    | 2.5   | -    | -    | ns    |            |
| Reset – Video Delay    | t <sub>RV</sub>                   | -     | 2.2  | -    | ns    |            |
| H2L – Video Delay      | t <sub>HV</sub>                   | -     | 3.1  | -    | ns    |            |
| Line Time              | t <sub>LINE</sub>                 | 53.7  | -    | -    | μs    |            |
| Frame Time             | t <sub>FRAME</sub>                | 144.7 | -    | -    | ms    | 16 outputs |
|                        |                                   | 289.4 | -    | -    |       | 8 outputs  |

1. Refer to Figure 31: VCCD Clock Rise Time, Fall Time and Edge Alignment 2. Relative to the VCCD Transfer pulse width,  $t_V$ .

# **Timing Flow Charts**

In the timing flow charts the number of HCCD clock cycles per row, NH, and the number of VCCD clock cycles per frame, NV, are shown in the following table.

# Table 17. VALUES FOR NH AND NV WHEN OPERATING THE SENSOR IN VARIOUS MODES OF RESOLUTION

|            | Full Resolution |      |  |  |  |
|------------|-----------------|------|--|--|--|
|            | NV              | NH   |  |  |  |
| 16 Outputs | 2696            | 1116 |  |  |  |
| 8 Outputs  | 5392            | 1116 |  |  |  |

1. The time to read out one line  $t_{LINE}$  = Line Timing + NH / (Pixel Frequency).

The time to read out one frame  $t_{FRAME} = NV \cdot t_{LINE}$  + Frame Timing. 2.

Line Timing: See Table 19: Line Timing.
 Frame Timing: See Table 18: Frame Timing.

### No Electronic Shutter

In this case the photodiode exposure time is equal to the time to read out an image.



Figure 22. Timing Flow when Electronic Shutter is Not Used

# Using the Electronic Shutter

The exposure time begins on the falling edge of the electronic shutter pulse on the SUB pin. The exposure time ends on the falling edge of the photodiode transfer (Tpd) of

the V1T and V1B pins. The electronic shutter timing is shown in Figure 28.



Figure 23. Timing Flow Chart using the Electronic Shutter for Exposure Control

# **Timing Tables**

# Frame Timing

This timing table is for transferring charge from the photodiodes to the VCCD. See Figure 24 and Figure 25 for frame timing diagrams.

# Table 18. FRAME TIMING

|            | Full R              | esolution        |  |
|------------|---------------------|------------------|--|
| Device Pin | 16 Outputs          | 8 Outputs        |  |
| V1T        | F1T                 | F1B              |  |
| V2T        | F2T                 | F4B              |  |
| V3T        | F3T                 | F3B              |  |
| V4T        | F4T                 | F2B              |  |
| V1B        |                     | F1B              |  |
| V2B        |                     | F2B              |  |
| V3B        |                     | F3B              |  |
| V4B        |                     | F4B              |  |
| FDGB, FDGT | F                   | DG_L             |  |
| H1a to h   | P1                  | P1               |  |
| H2a to h   | P2                  | P2               |  |
| H2La to h  | P2                  | P2               |  |
| Ra to h    | R                   | R                |  |
| H1i to p   | P1                  | P1 or see Note 1 |  |
| H2i to p   | P2                  | P2 or see Note 1 |  |
| H2Li to p  | P2 P2 or see Note 1 |                  |  |
| Ri to p    | R                   | R or see Note 1  |  |

1. These clocks may all be held at their high level voltages or +5.0  ${\rm V}$ 

# Line Timing

This timing is for transferring one line of charge from the VCCD to the HCCD. See Figure 26 and Figure 27 for line timing diagrams.

|            | Full R     | esolution        |  |  |  |
|------------|------------|------------------|--|--|--|
| Device Pin | 16 Outputs | 8 Outputs        |  |  |  |
| V1T        | L1T        | L1B              |  |  |  |
| V2T        | L2T        | L4B              |  |  |  |
| V3T        | L3T        | L3B              |  |  |  |
| V4T        | L4T        | L2B              |  |  |  |
| V1B        |            | L1B              |  |  |  |
| V2B        |            | L2B              |  |  |  |
| V3B        | L3B        |                  |  |  |  |
| V4B        |            | L4B              |  |  |  |
| FDGB, FDGT | F          | DG_L             |  |  |  |
| H1a to h   | P1L        | P1L              |  |  |  |
| H2a to h   | P2L        | P2L              |  |  |  |
| H2La to h  | P2L        | P2L              |  |  |  |
| Ra to h    | R          | R                |  |  |  |
| H1i to p   | P1L        | P1 or see Note 1 |  |  |  |
| H2i to p   | P2L        | P2 or see Note 1 |  |  |  |
| H2Li to p  | P2L        | P2 or see Note 1 |  |  |  |
| Ri to p    | R          | R or see Note 1  |  |  |  |

# Table 19. LINE TIMING

1. These clocks may all be held at their high level voltages or +5.0  $\rm V$ 

# Pixel Timing

This timing is for transferring one pixel from the HCCD to the output amplifier.

# Table 20. PIXEL TIMING

|            | Full Re    | esolution        |  |  |  |
|------------|------------|------------------|--|--|--|
| Device Pin | 16 Outputs | 8 Outputs        |  |  |  |
| V1T        | V1_L       | V1_L             |  |  |  |
| V2T        | V2_L       | V2_L             |  |  |  |
| V3T        | V3_H       | V3_H             |  |  |  |
| V4T        | V4_H       | V4_H             |  |  |  |
| V1B        | V          | /1_L             |  |  |  |
| V2B        | V          | /2_H             |  |  |  |
| V3B        | V3_H       |                  |  |  |  |
| V4B        | V4_L       |                  |  |  |  |
| FDGB, FDGT | F          | DG_L             |  |  |  |
| H1a to h   | P1         | P1               |  |  |  |
| H2a to h   | P2         | P2               |  |  |  |
| H2La to h  | P2         | P2               |  |  |  |
| Ra to h    | R          | R                |  |  |  |
| H1i to p   | P1         | P1 or see Note 1 |  |  |  |
| H2i to p   | P2         | P2 or see Note 1 |  |  |  |
| H2Li to p  | P2         | P2 or see Note 1 |  |  |  |
| Ri to p    | R          | R or see Note 1  |  |  |  |

1. These clocks may all be held at their high level voltages or +5.0  ${\rm V}$ 

# **Timing Diagrams**

The charge in the photodiodes its transfer to the VCCD on the rising edge of the +13 V pulse and is completed by the falling edge of the V1\_H pulse on F1T and F1B. During the time period when F1T and F1B are at V1\_H (Tpd) anti-blooming protection is disabled. The photodiode integration time ends on the falling edge of the Tpd pulse.





See the Pin Assignment table for pin assignments.



# Frame Timing-8 Output Mode



See the Pin Assignment table for pin assignments.







Figure 26. Line Timing Diagram – Full Resolution – 16 Output Mode





Figure 27. Line Timing Diagram – Full Resolution – 8 Output Mode

## Electronic Shutter Timing Diagrams

The electronic shutter pulse can be inserted at the end of any line of the HCCD timing. The HCCD should be empty when the electronic shutter is pulsed. A recommended position for the electronic shutter is just after the last pixel is read out of a line. The VCCD clocks should not resume until at least Thd after the electronic shutter pulse has finished. The HCCD clocks can be run during the electronic shutter pulse as long as the HCCD does not contain valid image data.

For short exposures less than one line time, the electronic shutter pulse can appear inside the frame timing. Any electronic shutter pulse transition should be Thd away from any VCCD clock transition.



Figure 28. Electronic Shutter Timing



Figure 29. Frame/Electronic Shutter Timing



Pixel Timing - Full Resolution - All Output Modes



VCCD Clock Edge Alignment



Figure 31. VCCD Clock Rise Time, Fall Time and Edge Alignment

# Fast Line Dump Timing

The FDG pins may be optionally clocked to efficiently remove unwanted lines in the image resulting for increased frame rates at the expense of resolution. Below is an example of a 2 line dump sequence followed by a normal readout line. Note that the FDG timing transitions should complete prior to the beginning of vertical timing transitions as illustrated below.



Figure 32. Fast Line Dump Timing Diagram

### STORAGE AND HANDLING

### Table 21. STORAGE CONDITIONS

| Description         | Symbol          | Minimum | Maximum | Units | Notes |
|---------------------|-----------------|---------|---------|-------|-------|
| Storage Temperature | T <sub>ST</sub> | -55     | 80      | °C    | 1     |
| Humidity            | RH              | 5       | 90      | %     | 2     |

1. Long-term storage toward the maximum temperature will accelerate color filter degradation.

2.  $T = 25^{\circ}C$ . Excessive humidity will degrade MTTF.

For information on ESD and cover glass care and cleanliness, please download the *Image Sensor Handling and Best Practices* Application Note (AN52561/D) from www.onsemi.com.

For information on environmental exposure, please download the *Using Interline CCD Image Sensors in High Intensity Lighting Conditions* Application Note (AND9183/D) from <u>www.onsemi.com</u>.

For information on soldering recommendations, please download the Soldering and Mounting Techniques Reference Manual (SOLDERRM/D) from www.onsemi.com. For quality and reliability information, please download the *Quality & Reliability* Handbook (HBD851/D) from www.onsemi.com.

For information on device numbering and ordering codes, please download the *Device Nomenclature* technical note (TND310/D) from <u>www.onsemi.com</u>.

For information on Standard terms and Conditions of Sale, please download <u>Terms and Conditions</u> from <u>www.onsemi.com</u>.

# **MECHANICAL INFORMATION**

# **Completed Assembly**



Notes:

- 1. See Ordering Information for marking code.
- Pin to pin distances are measured at pin base.
  Pins are not centered about the vertical axis.
- 4. Units: mm

Figure 33. Completed Assembly (1 of 2)



1. Units: mm

Figure 34. Completed Assembly (2 of 2)

### **Cover Glass**



- 5. Units: mm

Figure 35. Cover Glass with AR Coatings

KAI-47051



Notes:

Units: mm
 Glass may or may not have epoxy

Figure 36. Cover Glass without AR Coatings

### **Cover Glass Transmission**



Figure 37. Cover Glass Transmission

ON Semiconductor and ()) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns me rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <u>www.onsemi.com/site/dt/Patent-Marking.pdf</u>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products for applications and applications using ON Semiconductor, "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor data sheets or use or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices or medical devices or moducts and sound to regularized application or use to fore guptications or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized application. Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arisin

### PUBLICATION ORDERING INFORMATION

### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe Middle East and Africa Technical Support:

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative