# **Power MOSFET** # 40 V, 3.7 m $\Omega$ , 123 A, Single N–Channel DPAK ## **Features** - Low R<sub>DS(on)</sub> to Minimize Conduction Losses - MSL 1 @ 260°C - 100% Avalanche Tested - AEC Q101 Qualified and PPAP Capable - These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant # **MAXIMUM RATINGS** ( $T_J = 25^{\circ}C$ unless otherwise noted) | Param | Symbol | Value | Unit | | | |--------------------------------------------------------------------------------------------------------------------------|------------------------|-----------------------|-----------------------------------|---------------|----| | Drain-to-Source Voltage | | | V <sub>DSS</sub> | 40 | V | | Gate-to-Source Voltage | Gate-to-Source Voltage | | | | V | | Continuous Drain Current (R <sub>6.IC</sub> ) (Notes 1 & | | T <sub>C</sub> = 25°C | I <sub>D</sub> | 123 | Α | | 3) | | T <sub>C</sub> = 85°C | | 95 | | | Power Dissipation $(R_{\theta JC})$ (Note 1) | Steady | T <sub>C</sub> = 25°C | P <sub>D</sub> | 107 | W | | Continuous Drain Cur- | State | T <sub>A</sub> = 25°C | I <sub>D</sub> | 24 | Α | | rent ( $R_{\theta JA}$ ) (Notes 1, 2, 3) | | T <sub>A</sub> = 85°C | | 18.5 | | | Power Dissipation (R <sub>θJA</sub> ) (Notes 1 & 2) | | T <sub>A</sub> = 25°C | P <sub>D</sub> | 4.0 | W | | Pulsed Drain Current | t <sub>p</sub> =10μs | T <sub>A</sub> = 25°C | I <sub>DM</sub> | 400 | Α | | Current Limited by Package T <sub>A</sub> = 25°C | | | I <sub>DmaxPkg</sub> | 100 | Α | | Operating Junction and Storage Temperature | | | T <sub>J</sub> , T <sub>stg</sub> | -55 to<br>175 | °C | | Source Current (Body Di | I <sub>S</sub> | 100 | Α | | | | Single Pulse Drain-to-Source Avalanche Energy ( $V_{GS}$ = 10 V, L = 0.3 mH, $I_{L(pk)}$ = 46.2 A, $R_G$ = 25 $\Omega$ ) | | | E <sub>AS</sub> | 320 | mJ | | Lead Temperature for Soldering Purposes (1/8" from case for 10 s) | | | TL | 260 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. - The entire application environment impacts the thermal resistance values shown, they are not constants and are only valid for the particular conditions noted. - 2. Surface-mounted on FR4 board using a 650 mm<sup>2</sup>, 2 oz. Cu pad. - 3. Maximum current for pulses as long as 1 second is higher but is dependent on pulse duration and suty cycle. # ON Semiconductor® #### http://onsemi.com | V <sub>(BR)DSS</sub> | R <sub>DS(ON)</sub> MAX | I <sub>D</sub> MAX | | |----------------------|-------------------------|--------------------|--| | 40 V | 3.7 m $\Omega$ @ 10 V | 100 A | | | | 5.5 mΩ @ 4.5 V | 123 A | | # MARKING DIAGRAMS & PIN ASSIGNMENT Y = Year WW = Work Week 5890NL = Device Code G = Pb-Free Package #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet. # THERMAL RESISTANCE MAXIMUM RATINGS | Parameter | Symbol | Value | Unit | |---------------------------------------------|-----------------|-------|------| | Junction-to-Case (Drain) | $R_{ heta JC}$ | 1.4 | °C/W | | Junction-to-Ambient - Steady State (Note 2) | $R_{\theta JA}$ | 37 | | # **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise noted) | Parameter | Symbol | Test Condition | | Min | Тур | Max | Unit | |--------------------------------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------|------------------------|-----|------|------|-------| | OFF CHARACTERISTICS | <u> </u> | | <u> </u> | | | | | | Drain-to-Source Breakdown Voltage | V <sub>(BR)DSS</sub> | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 250 μA | | 40 | | | V | | Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> /T <sub>J</sub> | | | | 40 | | mV/°C | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> V | V <sub>GS</sub> = 0 V. | T <sub>J</sub> = 25°C | | | 1.0 | μΑ | | | | $V_{GS} = 0 V$ ,<br>$V_{DS} = 40 V$ | T <sub>J</sub> = 150°C | | | 100 | 1 | | Gate-to-Source Leakage Current | I <sub>GSS</sub> | $V_{DS} = 0 \text{ V}, V_{GS} = \pm 20 \text{ V}$ | | | | ±100 | nA | | ON CHARACTERISTICS (Note 4) | • | | | | | | | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}, I_D = I_{DS}$ | = 250 μΑ | 1.5 | | 2.5 | V | | Negative Threshold Temperature<br>Coefficient | V <sub>GS(TH)</sub> /T <sub>J</sub> | | | | 7.4 | | mV/°C | | Drain-to-Source On Resistance | R <sub>DS(on)</sub> | $V_{GS} = 10 \text{ V}, I_D = 50 \text{ A}$ $V_{GS} = 4.5 \text{ V}, I_D = 50 \text{ A}$ | | | 2.9 | 3.7 | mΩ | | | | | | | 4.4 | 5.5 | | | Forward Transconductance | gFS | V <sub>DS</sub> = 15 V, I <sub>D</sub> = 15 A | | | 16.3 | | S | | CHARGES AND CAPACITANCES | • | | | | • | | | | Input Capacitance | C <sub>iss</sub> | V <sub>GS</sub> = 0 V, f = 1.0 MHz,<br>V <sub>DS</sub> = 25 V | | | 4760 | | pF | | Output Capacitance | C <sub>oss</sub> | | | | 580 | | 1 | | Reverse Transfer Capacitance | C <sub>rss</sub> | 103 = | | | 385 | | 1 | | Total Gate Charge | Q <sub>G(TOT)</sub> | V <sub>GS</sub> = 10 V, V <sub>DS</sub> = 15 V,<br>I <sub>D</sub> = 50 A | | | 84 | | nC | | Total Gate Charge | Q <sub>G(TOT)</sub> | | | | 42 | | nC | | Threshold Gate Charge | Q <sub>G(TH)</sub> | $V_{GS} = 4.5 \text{ V}, V_{D}$ | <sub>IS</sub> = 15 V, | | 4.2 | | 7 | | Gate-to-Source Charge | $Q_{GS}$ | $I_D = 50$ | | | 13.7 | | 1 | | Gate-to-Drain Charge | $Q_{GD}$ | | | | 18.8 | | 1 | | SWITCHING CHARACTERISTICS (Not | e 5) | | | | | | | | Turn-On Delay Time | t <sub>d(on)</sub> | $V_{GS}$ = 10 V, $V_{DS}$ = 20 V, $I_D$ = 50 A, $R_G$ = 2.0 $\Omega$ | | | 12 | | ns | | Rise Time | t <sub>r</sub> | | | | 35 | | 1 | | Turn-Off Delay Time | t <sub>d(off)</sub> | | | | 38 | | | | Fall Time | t <sub>f</sub> | | | | 11 | | 1 | Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2%. Switching characteristics are independent of operating junction temperatures. # **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise noted) | Parameter | Symbol | Test Condition | | Min | Тур | Max | Unit | | |------------------------------------|-----------------|-------------------------------------------------------|-----------------------|-----|------|-----|------|--| | DRAIN-SOURCE DIODE CHARACTERISTICS | | | | | | | | | | Forward Diode Voltage | V <sub>SD</sub> | V <sub>GS</sub> = 0 V,<br>I <sub>S</sub> = 50 A | T <sub>J</sub> = 25°C | | 0.86 | 1.2 | V | | | | | V <sub>GS</sub> = 0 V,<br>I <sub>S</sub> = 20 A | T <sub>J</sub> = 25°C | | 0.78 | 1.0 | | | | Reverse Recovery Time | t <sub>RR</sub> | $V_{GS}$ = 0 V, dIs/dt = 100 A/ $\mu$ s, $I_S$ = 50 A | | | 35 | | ns | | | Charge Time | ta | | | | 19 | | 1 | | | Discharge Time | tb | | | | 16 | | 1 | | | Reverse Recovery Charge | Q <sub>RR</sub> | | | | 34 | | nC | | ## TYPICAL PERFORMANCE CURVES Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics Figure 3. On-Resistance vs. Gate-to-Source Voltage Figure 4. On-Resistance vs. Drain Current and Gate Voltage ## TYPICAL PERFORMANCE CURVES Figure 7. Capacitance Variation Figure 8. Gate-To-Source Voltage vs. Total Charge Figure 9. Resistive Switching Time Variation vs. Gate Resistance Figure 10. Diode Forward Voltage vs. Current Figure 11. Maximum Rated Forward Biased Safe Operating Area # **TYPICAL PERFORMANCE CURVES** Figure 12. Thermal Response #### **ORDERING INFORMATION** | Order Number | Package | Shipping <sup>†</sup> | |--------------|-------------------|-----------------------| | NVD5890NLT4G | DPAK<br>(Pb-Free) | 2500/Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. | DOCUMENT NUMBER: | 98AON10527D | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | DPAK (SINGLE GAUGE) | | PAGE 1 OF 1 | | STYLE 10: PIN 1. CATHODE 2. ANODE 3 CATHODE 4. ANODE STYLE 9: PIN 1. ANODE 2. CATHODE 3 RESISTOR ADJUST CATHODE onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. STYLE 7: PIN 1. GATE 2. COLLECTOR 3 FMITTER 4. COLLECTOR STYLE 8: PIN 1. N/C 2. CATHODE 3 ANODE CATHODE STYLE 6: PIN 1. MT1 2. MT2 3 GATE \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "=", may or may not be present. Some products may not follow the Generic Marking. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales