

# 2-Bit 20 Mb/s Dual-Supply **Level Translator NLSX0102**

The NLSX0102 is a 2-bit configurable dual-supply bidirectional auto sensing translator that does not require a directional control pin. The I/O  $V_{CC}$  and I/O  $V_{L}$  ports are designed to track two different power supply rails, V<sub>CC</sub> and V<sub>L</sub> respectively. Both the V<sub>CC</sub> and V<sub>L</sub> supply rails are configurable from 1.65 V to 5.5 V. This allows voltage logic signals on the V<sub>L</sub> side to be translated into voltage logic signals on the V<sub>CC</sub> side, and vice-versa.

The NLSX0102 translator has integrated 10  $k\Omega$  pull-up resistors on the I/O lines. The integrated pull-up resistors are used to pull-up the I/O lines to either  $V_L$  or  $V_{CC}$ . The NLSX0102 is an excellent match for open-drain applications such as the I<sup>2</sup>C communication bus.

### **Features**

- Wide V<sub>CC</sub> Operating Range: V<sub>L</sub> to 5.5 V Wide V<sub>L</sub> Operating Range: 1.65 V to 5.5 V
- High-Speed with 24 Mb/s Guaranteed Date Rate
- Low Bit-to-Bit Skew
- Enable Input and I/O Pins are Overvoltage Tolerant (OVT) to 5.5 V
- Non-preferential Power-up Sequencing
- Integrated 10 kΩ Pull-up Resistors
- ...pplications

   I<sup>2</sup>C, SMBus

   Low Voltage ASIC Level Translation

   Mobile Phones, PDAs, Cameras

  mportant Information

   ESD Protect

- - Human Body Model (HBM) > 7000 V

### **MARKING DIAGRAM**



FLIP-CHIP 8 CASE 499BF



AAG = Specific Device Code Α = Assembly Location

= Year WW = Work Week

### **PIN ASSIGNMENTS**



### **LOGIC DIAGRAM**



### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 9 of this data sheet.



Figure 1. Block Diagram (1 I/O Line)

### **PIN ASSIGNMENT**

| Pins                  | Description                             |
|-----------------------|-----------------------------------------|
| V <sub>CC</sub>       | V <sub>CC</sub> Supply Voltage          |
| V <sub>L</sub>        | V <sub>L</sub> Supply Voltage           |
| GND                   | Ground                                  |
| EN                    | Output Enable, referenced to $V_L$      |
| I/O V <sub>CC</sub> n | I/O Port, referenced to V <sub>CC</sub> |
| I/O V <sub>L</sub> n  | I/O Port, referenced to V <sub>L</sub>  |

### **FUNCTION TABLE**

| EN | Operating Mode      |
|----|---------------------|
| L  | Hi-Z                |
| H  | I/O Buses Connected |

### **MAXIMUM RATINGS**

| II N                 |            |
|----------------------|------------|
|                      |            |
|                      |            |
|                      |            |
| Condition            | Unit       |
|                      | V          |
|                      | V          |
|                      | V          |
|                      | V          |
|                      | V          |
| Continuous           | mA         |
| V <sub>I/O</sub> < 0 | mA         |
|                      | °C         |
|                      | Continuous |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

### RECOMMENDED OPERATING CONDITIONS

| Symbol          | Parameter                                                                                               | Min     | Max | Unit |
|-----------------|---------------------------------------------------------------------------------------------------------|---------|-----|------|
| V <sub>CC</sub> | High-side Positive DC Supply Voltage                                                                    | $V_{L}$ | 5.5 | V    |
| V <sub>L</sub>  | Low-side Positive DC Supply Voltage                                                                     | 1.65    | 5.5 | V    |
| V <sub>EN</sub> | Enable Control Pin Voltage                                                                              | GND     | 5.5 | V    |
| V <sub>IO</sub> | I/O Pin Voltage                                                                                         | GND     | 5.5 | V    |
| Δt/ΔV           | Input Transition Rise and Fall Rate I/O V <sub>L</sub> and I/O V <sub>CC</sub> Ports, Push–Pull Driving |         | 10  | ns/V |
|                 | Control Input                                                                                           |         | 10  |      |
| T <sub>A</sub>  | Operating Temperature Range                                                                             | -40     | +85 | °C   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

### DC ELECTRICAL CHARACTERISTICS ( $T_A = -40 \text{ to } +85 \text{ }^{\circ}\text{C}$ , unless otherwise specified)

|                     |                                                        |                                                                                                |                |                          |                          | 40 °C to +85°       | С                        |      |
|---------------------|--------------------------------------------------------|------------------------------------------------------------------------------------------------|----------------|--------------------------|--------------------------|---------------------|--------------------------|------|
| Symbol              | Parameter                                              | Test Conditions<br>(Note 1)                                                                    | V <sub>L</sub> | V <sub>CC</sub>          | Min                      | Typ<br>(Notes 1, 2) | Max                      | Unit |
| V <sub>IHC</sub>    | I/O V <sub>CC</sub> Input HIGH Voltage                 |                                                                                                | 1.65 to<br>5.5 | V <sub>L</sub> to<br>5.5 | V <sub>CC</sub> – 0.4    |                     | _                        | V    |
| $V_{ILC}$           | I/O V <sub>CC</sub> Input LOW Voltage                  |                                                                                                | 1.65 to<br>5.5 | V <sub>L</sub> to<br>5.5 |                          |                     | 0.15                     | V    |
| $V_{IHL}$           | I/O V <sub>L</sub> Input HIGH Voltage                  |                                                                                                | 1.65 to<br>5.5 | V <sub>L</sub> to<br>5.5 | V <sub>L</sub> – 0.4     |                     | -                        | V    |
| V <sub>ILL</sub>    | I/O V <sub>L</sub> Input LOW Voltage                   |                                                                                                | 1.65 to<br>5.5 | V <sub>L</sub> to<br>5.5 |                          |                     | 0.15                     | V    |
| V <sub>IH</sub>     | Control Pin Input HIGH Voltage                         |                                                                                                | 1.65 to<br>5.5 | V <sub>L</sub> to<br>5.5 | 0.75 *<br>V <sub>L</sub> |                     | -                        | V    |
| $V_{IL}$            | Control Pin Input LOW Voltage                          |                                                                                                | 1.65 to<br>5.5 | V <sub>L</sub> to<br>5.5 |                          |                     | 0.25 *<br>V <sub>L</sub> | V    |
| V <sub>OHC</sub>    | I/O V <sub>CC</sub> Output HIGH Voltage                | I/O V <sub>CC</sub> source<br>current = -20 μA                                                 | 1.65 to<br>5.5 | V <sub>L</sub> to 5.5    | 2/3 *<br>V <sub>CC</sub> | OE                  | 5/2                      | V    |
| V <sub>OLC</sub>    | I/O V <sub>CC</sub> Output LOW Voltage                 | I/O V <sub>CC</sub> sink current = 1 mA                                                        | 1.65 to<br>5.5 | V <sub>L</sub> to<br>5.5 |                          | N                   | 0.4                      | V    |
| V <sub>OHL</sub>    | I/O V <sub>L</sub> Output HIGH Voltage                 | I/O V <sub>L</sub> source current<br>= -20 μA                                                  | 1.65 to<br>5.5 | V <sub>L</sub> to<br>5.5 | 2/3 * V <sub>L</sub>     | 1. 1                | -                        | V    |
| V <sub>OLL</sub>    | I/O V <sub>L</sub> Output LOW Voltage                  | I/O V <sub>L</sub> sink current = 1 mA                                                         | 1.65 to<br>5.5 | V <sub>L</sub> to<br>5.5 | rsell                    | 110/                | 0.4                      | V    |
| $I_{QVL}$           | V <sub>L</sub> Supply Current<br>Supply Current        | I/O V <sub>CC</sub> and I/O V <sub>L</sub> unconnected, V <sub>EN</sub> =                      | 1.65 to<br>5.5 | V₁ to<br>5.5             | RM                       |                     | 2.4                      | μΑ   |
|                     |                                                        | N MM                                                                                           | 5.5            | 0                        |                          |                     | 2.4                      |      |
| I <sub>QVCC</sub>   | V <sub>L</sub> Supply Current<br>Supply Current        | I/O V <sub>CC</sub> and I/O V <sub>C</sub><br>unconnected,<br>V <sub>EN</sub> = V <sub>L</sub> | 1.65 to<br>5.5 | V <sub>L</sub> to<br>5.5 |                          |                     | 2.4                      | μΑ   |
|                     |                                                        | AEN-AL                                                                                         | 0              | 5.5                      |                          |                     | 2.4                      |      |
| I <sub>TS-VCC</sub> | V <sub>CC</sub> Tri-state Output Mode                  | I/O V <sub>CC</sub> and I/O V <sub>L</sub><br>unconnected,<br>V <sub>EN</sub> = GND            | 1.65 to<br>5.5 | V <sub>L</sub> to<br>5.5 |                          |                     | 1.0                      | μΑ   |
| I <sub>TS-VL</sub>  | V <sub>L</sub> Tri-state Output Mode Supply<br>Current | I/O V <sub>CC</sub> and I/O V <sub>L</sub><br>unconnected,<br>V <sub>EN</sub> = GND            | 1.65 to<br>5.5 | V <sub>L</sub> to<br>5.5 |                          |                     | 1.0                      | μΑ   |
| l <sub>l</sub>      | Enable Pin Input Leakage Current                       |                                                                                                | 1.65 to<br>5.5 | V <sub>L</sub> to<br>5.5 |                          |                     | 1.0                      | μΑ   |
| I <sub>OZ</sub>     | I/O Tri-state Output Mode Leakage<br>Current           |                                                                                                | 1.65 to<br>5.5 | V <sub>L</sub> to<br>5.5 |                          |                     | 1.0                      | μΑ   |
| R <sub>PU</sub>     | Pull–Up Resistors I/O $V_L$ and $V_C$                  |                                                                                                |                |                          |                          | 10                  |                          | kΩ   |

Typical values are for V<sub>CC</sub> = +3.3 V, V<sub>L</sub> = +1.8 V and T<sub>A</sub> = +25°C.
 All units are production tested at T<sub>A</sub> = +25°C. Limits over the operating temperature range are guaranteed by design.
 Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

Timing Characteristics – Rail–to–Rail Driving Configuration (I/O test circuits of Figures 2, 3 and 7,  $C_{LOAD}$  = 15 pF, driver output impedance  $\leq$  50  $\Omega$ ,  $R_{LOAD}$  = 1  $M\Omega$ , unless otherwise specified)

|                             |                                                                    |            | -40°C to +85°C        |            |                       |          |                       |            |      |
|-----------------------------|--------------------------------------------------------------------|------------|-----------------------|------------|-----------------------|----------|-----------------------|------------|------|
|                             |                                                                    |            | V <sub>CC</sub> = 2.3 | 3 to 2.7 V | V <sub>CC</sub> = 3.0 | to 3.6 V | V <sub>CC</sub> = 4.5 | 5 to 5.5 V |      |
| Symbol                      | Parameter                                                          | Conditions | Min                   | Max        | Min                   | Max      | Min                   | Max        | Unit |
| V <sub>L</sub> = 1.65 to 1  | .95 V                                                              |            |                       |            |                       |          |                       |            |      |
| t <sub>RVL</sub>            | I/O V <sub>L</sub> Rise Time                                       | Figure 8   | 0.6                   | 17.0       | 2.3                   | 14.0     | 0.8                   | 12.9       | nS   |
| t <sub>RVCC</sub>           | I/O V <sub>CC</sub> Rise Time                                      | Figure 8   | 4.0                   | 10.8       | 2.2                   | 9.1      | 2.7                   | 7.6        | nS   |
| t <sub>FVL</sub>            | I/O V <sub>L</sub> Fall Time                                       | Figure 8   | 2.0                   | 9.7        | 1.9                   | 8.1      | 1.7                   | 13.3       | nS   |
| t <sub>FVCC</sub>           | I/O V <sub>CC</sub> Fall Time                                      | Figure 8   | 2.9                   | 13.8       | 2.8                   | 16.2     | 2.8                   | 16.2       | nS   |
| t <sub>PHL-VL-VCC</sub>     | Propagation Delay                                                  | Figure 2   |                       | 7.2        |                       | 7.1      |                       | 10.0       | nS   |
| t <sub>PLH-VL-VCC</sub>     | (Driving I/O V <sub>L</sub> , V <sub>L</sub> to V <sub>CC</sub> )  |            |                       | 6.5        |                       | 7.1      |                       | 7.4        |      |
| t <sub>PHL-VCC-VL</sub>     | Propagation Delay                                                  | Figure 3   |                       | 6.0        |                       | 5.3      |                       | 6.7        | nS   |
| t <sub>PLH-VCC-VL</sub>     | (Driving I/O V <sub>CC</sub> , V <sub>CC</sub> to V <sub>L</sub> ) |            |                       | 8.0        |                       | 7.6      |                       | 7.1        |      |
| t <sub>EN</sub>             | Enable Time                                                        | Figure 7   |                       | 50         |                       | 40       |                       | 35         | nS   |
| t <sub>DIS</sub>            | Disable Time                                                       | Figure 7   |                       | 390        |                       | 365      | 10                    | 710        | nS   |
| t <sub>PPSKEW</sub>         | Part-to-Part Skew                                                  |            |                       | 0.7        |                       | 0.7      |                       | 0.7        | nS   |
| MDR                         | Maximum Data Rate                                                  |            | 21                    |            | 22                    | 14.      | 24                    |            | Mbps |
| V <sub>L</sub> = 2.3 to 2.7 | 7 V                                                                |            |                       |            | 50,                   | -W       | M                     |            |      |
| t <sub>RVL</sub>            | I/O V <sub>L</sub> Rise Time                                       | Figure 8   | 2.8                   | 8.6        | 2.6                   | 8.1      | 1.8                   | 10.3       | nS   |
| t <sub>RVCC</sub>           | I/O V <sub>CC</sub> Rise Time                                      | Figure 8   | 3.2                   | 9.2        | 2.9                   | 8.8      | 1.9                   | 7.7        | nS   |
| t <sub>FVL</sub>            | I/O V <sub>L</sub> Fall Time                                       | Figure 8   | 1.9                   | 8.3        | 1.9                   | 7.8      | 1.8                   | 7.4        | nS   |
| t <sub>FVCC</sub>           | I/O V <sub>CC</sub> Fall Time                                      | Figure 8   | 2.2                   | 8.3        | 2.4                   | 8.0      | 2.6                   | 10.0       | nS   |
| t <sub>PHL-VL-VCC</sub>     | Propagation Delay                                                  | Figure 2   | 'C'                   | 4.8        |                       | 5.2      |                       | 6.5        | nS   |
| t <sub>PLH-VL-VCC</sub>     | (Driving I/O V <sub>L</sub> , V <sub>L</sub> to V <sub>CC</sub> )  | RENT       | 1                     | 5.4        |                       | 5.3      |                       | 6.0        |      |
| t <sub>PHL-VCC-VL</sub>     | Propagation Delay                                                  | Figure 3   | VIE.                  | 5.0        |                       | 3.9      |                       | 5.4        | nS   |
| t <sub>PLH-VCC-VL</sub>     | (Driving I/O $V_{CC}$ , $V_{CC}$ to $V_L$ )                        | CENT       |                       | 5.5        |                       | 5.0      |                       | 5.5        |      |
| t <sub>EN</sub>             | Enable Time                                                        | Figure 7   |                       | 100        |                       | 40       |                       | 35         | nS   |
| t <sub>DIS</sub>            | Disable Time                                                       | CFigure 7  |                       | 320        |                       | 305      |                       | 430        | nS   |
| t <sub>PPSKEW</sub>         | Part-to-Part Skew                                                  |            |                       | 0.7        |                       | 0.7      |                       | 0.7        | nS   |
| MDR                         | Maximum Data Rate                                                  |            | 20                    |            | 22                    |          | 24                    |            | Mbps |

# Timing Characteristics - Rail-to-Rail Driving Configuration

(I/O test circuits of Figures 2, 3 and 7,  $C_{LOAD}$  = 15 pF, driver output impedance  $\leq$  50  $\Omega$ ,  $R_{LOAD}$  = 1  $M\Omega$ , unless otherwise specified)

|                             |                                                                    | -40°C to +85°C |                       |            |                       |          |                       |            |      |
|-----------------------------|--------------------------------------------------------------------|----------------|-----------------------|------------|-----------------------|----------|-----------------------|------------|------|
|                             |                                                                    |                | V <sub>CC</sub> = 2.3 | 3 to 2.7 V | V <sub>CC</sub> = 3.0 | to 3.6 V | V <sub>CC</sub> = 4.5 | 5 to 5.5 V |      |
| Symbol                      | Parameter                                                          | Conditions     | Min                   | Max        | Min                   | Max      | Min                   | Max        | Unit |
| V <sub>L</sub> = 3.0 to 3.6 | 5 V                                                                |                |                       |            |                       |          |                       |            |      |
| t <sub>RVL</sub>            | I/O V <sub>L</sub> Rise Time                                       | Figure 8       |                       |            | 2.3                   | 6.5      | 1.9                   | 8.0        | nS   |
| t <sub>RVCC</sub>           | I/O V <sub>CC</sub> Rise Time                                      | Figure 8       |                       |            | 2.5                   | 6.5      | 2.1                   | 7.4        | nS   |
| t <sub>FVL</sub>            | I/O V <sub>L</sub> Fall Time                                       | Figure 8       |                       |            | 1.3                   | 7.2      | 1.6                   | 11.0       | nS   |
| t <sub>FVCC</sub>           | I/O V <sub>CC</sub> Fall Time                                      | Figure 8       |                       |            | 1.7                   | 8.0      | 1.3                   | 9.3        | nS   |
| t <sub>PHL-VL-VCC</sub>     | Propagation Delay                                                  | Figure 2       |                       |            |                       | 3.9      |                       | 4.6        | nS   |
| t <sub>PLH-VL-VCC</sub>     | (Driving I/O V <sub>L</sub> , V <sub>L</sub> to V <sub>CC</sub> )  |                |                       |            |                       | 3.8      |                       | 3.8        |      |
| t <sub>PHL-VCC-VL</sub>     | Propagation Delay                                                  | Figure 3       |                       |            |                       | 3.8      |                       | 4.6        | nS   |
| t <sub>PLH-VCC-VL</sub>     | (Driving I/O V <sub>CC</sub> , V <sub>CC</sub> to V <sub>L</sub> ) |                |                       |            |                       | 4.3      |                       | 5.8        |      |
| t <sub>EN</sub>             | Enable Time                                                        | Figure 7       |                       |            |                       | 80       |                       | 35         | nS   |
| t <sub>DIS</sub>            | Disable Time                                                       | Figure 7       |                       |            |                       | 260      | 100                   | 385        | nS   |
| t <sub>PPSKEW</sub>         | Part-to-Part Skew                                                  |                |                       |            |                       | 0.7      | 1                     | 0.7        | nS   |
| MDR                         | Maximum Data Rate                                                  |                |                       |            | 23                    | 14.      | 24                    |            | Mbps |

Timing Characteristics – Open Drain Driving Configuration (I/O test circuits of Figures 4, 5 and 7,  $C_{LOAD}$  = 15 pF, driver output impedance  $\leq$  50  $\Omega$ ,  $R_{LOAD}$  = 1  $M\Omega$ , unless otherwise specified)

|                             |                                                                   |            | NET            | 4/       | -40°C t               | +85°C    |                       |            |      |
|-----------------------------|-------------------------------------------------------------------|------------|----------------|----------|-----------------------|----------|-----------------------|------------|------|
|                             |                                                                   |            | $V_{CC} = 2.3$ | to 2.7 V | V <sub>CC</sub> = 3.0 | to 3.6 V | V <sub>CC</sub> = 4.5 | 5 to 5.5 V |      |
| Symbol                      | Parameter                                                         | Conditions | Min            | Max      | Min                   | Max      | Min                   | Max        | Unit |
| V <sub>L</sub> = 1.65 to 1. | 95 V                                                              | QE T       | POL            | .O       |                       |          |                       |            |      |
| t <sub>RVL</sub>            | I/O V <sub>L</sub> Rise Time                                      | Figure 8   | 38             | 340      | 30                    | 245      | 22.0                  | 134        | nS   |
| t <sub>RVCC</sub>           | I/O V <sub>CC</sub> Rise Time                                     | Figure 8   | 34             | 330      | 23                    | 218      | 10.0                  | 120        | nS   |
| t <sub>FVL</sub>            | I/O V <sub>L</sub> Fall Time                                      | Figure 8   | 4.4            | 11.1     | 4.3                   | 12.0     | 4.2                   | 14.2       | nS   |
| t <sub>FVCC</sub>           | I/O V <sub>CC</sub> Fall Time                                     | Figure 8   | 6.9            | 11       | 7.5                   | 16.2     | 7.0                   | 16.2       | nS   |
| t <sub>PHLVL</sub> -VCC     | Propagation Delay                                                 | Figure 2   | 2.3            | 27       | 2.4                   | 20.0     | 2.6                   | 23.0       | nS   |
| t <sub>PLHVL</sub> -VCC     | (Driving I/O V <sub>L</sub> , V <sub>L</sub> to V <sub>CC</sub> ) |            | 45             | 260      | 36.0                  | 208      | 27.0                  | 208        |      |
| t <sub>PHLVCC-VL</sub>      | Propagation Delay                                                 | Figure 3   | 1.9            | 22       | 1.1                   | 22.0     | 1.2                   | 22.0       | nS   |
| t <sub>PLHVCC-</sub> VL     | (Driving I/O $V_{CC}$ , $V_{CC}$ to $V_L$ )                       |            | 45.0           | 200      | 36                    | 150      | 27.0                  | 112        |      |
| t <sub>EN</sub>             | Enable Time                                                       | Figure 7   |                | 80       |                       | 70       |                       | 35         | nS   |
| t <sub>DIS</sub>            | Disable Time                                                      | Figure 7   |                | 250      |                       | 277      |                       | 290        | nS   |
| t <sub>PPSKEW</sub>         | Part-to-Part Skew                                                 |            |                | 0.7      |                       | 0.7      |                       | 0.7        | nS   |
| MDR                         | Maximum Data Rate                                                 |            | 2              |          | 2                     |          | 2                     |            | Mbps |

Timing Characteristics – Open Drain Driving Configuration (I/O test circuits of Figures 4, 5 and 7,  $C_{LOAD}$  = 15 pF, driver output impedance  $\leq$  50  $\Omega$ ,  $R_{LOAD}$  = 1  $M\Omega$ , unless otherwise specified)

|                             |                                                                    |            | -40°C to +85°C        |            |                       |          |                       |            |      |
|-----------------------------|--------------------------------------------------------------------|------------|-----------------------|------------|-----------------------|----------|-----------------------|------------|------|
|                             |                                                                    |            | V <sub>CC</sub> = 2.5 | 3 to 2.7 V | V <sub>CC</sub> = 3.0 | to 3.6 V | V <sub>CC</sub> = 4.5 | 5 to 5.5 V |      |
| Symbol                      | Parameter                                                          | Conditions | Min                   | Max        | Min                   | Max      | Min                   | Max        | Unit |
| V <sub>L</sub> = 2.3 to 2.7 | 7 V                                                                |            |                       |            |                       |          |                       |            |      |
| t <sub>RVL</sub>            | I/O V <sub>L</sub> Rise Time                                       | Figure 8   | 34                    | 400        | 28.0                  | 300      | 24.0                  | 208        | nS   |
| t <sub>RVCC</sub>           | I/O V <sub>CC</sub> Rise Time                                      | Figure 8   | 35.0                  | 352        | 24.0                  | 280      | 12.0                  | 180        | nS   |
| $t_{\sf FVL}$               | I/O V <sub>L</sub> Fall Time                                       | Figure 8   | 4.4                   | 6.9        | 4.3                   | 6.2      | 4.2                   | 7.8        | nS   |
| t <sub>FVCC</sub>           | I/O V <sub>CC</sub> Fall Time                                      | Figure 8   | 4.3                   | 8.8        | 4.9                   | 9.4      | 5.4                   | 10.4       | nS   |
| t <sub>PHLVL-VCC</sub>      | Propagation Delay                                                  | F: 0       | 1.7                   | 14.0       | 2.0                   | 14.0     | 2.1                   | 14.0       | -0   |
| t <sub>PLHVL-VCC</sub>      | (Driving I/O V <sub>L</sub> , V <sub>L</sub> to V <sub>CC</sub> )  | Figure 2   | 43.0                  | 250        | 36.0                  | 210      | 27.0                  | 210        | nS   |
| t <sub>PHLVCC-VL</sub>      | Propagation Delay                                                  | F: 0       | 1.8                   | 13.0       | 2.6                   | 13.0     | 1.2                   | 13.0       | -0   |
| t <sub>PLHVCC-VL</sub>      | (Driving I/O V <sub>CC</sub> , V <sub>CC</sub> to V <sub>L</sub> ) | Figure 3   | 44.0                  | 225        | 37.0                  | 180      | 27.0                  | 144        | nS   |
| t <sub>EN</sub>             | Enable Time                                                        | Figure 7   |                       | 50         |                       | 40       |                       | 35         | nS   |
| t <sub>DIS</sub>            | Disable Time                                                       | Figure 7   |                       | 265        |                       | 230      | 10                    | 215        | nS   |
| t <sub>PPSKEW</sub>         | Part-to-Part Skew                                                  |            |                       | 0.7        |                       | 0.7      |                       | 0.7        | nS   |
| MDR                         | Maximum Data Rate                                                  |            | 2                     |            | 2                     | 14.      | 2                     |            | Mbps |
| / <sub>L</sub> = 3.0 to 3.6 | 5 V                                                                |            |                       |            | 50,                   | m        | Mo                    |            |      |
| t <sub>RVL</sub>            | I/O V <sub>L</sub> Rise Time                                       | Figure 8   |                       |            | 25.0                  | 400      | 19.0                  | 278        | nS   |
| t <sub>RVCC</sub>           | I/O V <sub>CC</sub> Rise Time                                      | Figure 8   |                       |            | 26.0                  | 375      | 14.0                  | 247        | nS   |
| $t_{\sf FVL}$               | I/O V <sub>L</sub> Fall Time                                       | Figure 8   |                       |            | 2.8                   | 6.1      | 2.6                   | 5.7        | nS   |
| t <sub>FVCC</sub>           | I/O V <sub>CC</sub> Fall Time                                      | Figure 8   |                       |            | 2.6                   | 7.6      | 3.1                   | 8.3        | nS   |
| t <sub>PHLVL-VCC</sub>      | Propagation Delay                                                  | Figure 2   |                       |            | 1.3                   | 10.0     | 1.4                   | 8.0        | -0   |
| t <sub>PLHVL-VCC</sub>      | (Driving I/O V <sub>L</sub> , V <sub>L</sub> to V <sub>CC</sub> )  | Figure 2   |                       |            | 36.0                  | 255      | 28.0                  | 243        | nS   |
| t <sub>PHLVCC-VL</sub>      | Propagation Delay                                                  | Figure 3   |                       |            | 1.0                   | 124      | 1.0                   | 97.0       | r.C  |
| t <sub>PLHVCC-VL</sub>      | (Driving I/O V <sub>CC</sub> , V <sub>CC</sub> to V <sub>L</sub> ) | Figure 3   |                       |            | 3.0                   | 185      | 3.0                   | 136        | nS   |
| t <sub>EN</sub>             | Enable Time                                                        | Figure 7   |                       |            |                       | 40       |                       | 35         | nS   |
| t <sub>DIS</sub>            | Disable Time                                                       | CFigure 7  |                       |            |                       | 250      |                       | 205        | nS   |
| t <sub>PPSKEW</sub>         | Part-to-Part Skew                                                  |            |                       |            |                       | 0.7      |                       | 0.7        | nS   |
| MDR                         | Maximum Data Rate                                                  |            |                       |            | 2                     |          | 2                     |            | Mbps |

### **TEST SETUPS**



Figure 2. Rail-to-Rail Driving I/O V<sub>L</sub>

Figure 3. Rail-to-Rail Driving I/O V<sub>CC</sub>



Figure 4. Open-Drain Driving I/O VL

Figure 5. Open-Drain Driving I/O V<sub>CC</sub>



Figure 6. Definition of Timing Specification Parameters



| Test                                | Switch |
|-------------------------------------|--------|
| t <sub>PZH</sub> , t <sub>PHZ</sub> | Open   |
| t <sub>PZL</sub> , t <sub>PLZ</sub> | 2 x V* |

 $C_L$  = 15 pF or equivalent (Includes jig and probe capacitance)

 $R_L = R_1 = 50 \text{ k}\Omega$  or equivalent



### **APPLICATIONS INFORMATION**

### **Level Translator Architecture**

The NLSX0102 auto sense translator provides bi–directional voltage level shifting to transfer data in multiple supply voltage systems. This device has two supply voltages,  $V_L$  and  $V_{\rm CC}$ , which set the logic levels on the input and output sides of the translator. When used to transfer data from the  $V_L$  to the  $V_{\rm CC}$  ports, input signals referenced to the  $V_L$  supply are translated to output signals with a logic level matched to  $V_{\rm CC}$ . In a similar manner, the  $V_{\rm CC}$  to  $V_L$  translation shifts input signals with a logic level compatible to  $V_{\rm CC}$  to an output signal matched to  $V_L$ .

The NLSX0102 consists of two bi–directional channels that independently determine the direction of the data flow without requiring a directional pin. The one–shot circuits are used to detect the rising or falling input signals. In addition, the one shots decrease the rise and fall time of the output signal for high–to–low and low–to–high transitions. Each input/output channel has an internal 10  $k\Omega$  pull–up. The magnitude of the pull–up resistors can be reduced by connecting external resistors in parallel to the internal  $10~k\Omega$  resistors.

### **Input Driver Requirements**

The rise  $(t_R)$  and fall  $(t_F)$  timing parameters of the open drain outputs depend on the magnitude of the pull-up resistors. In addition, the propagation times  $(t_{PD})$ , skew  $(t_{PSKEW})$  and maximum data rate depend on the impedance

of the device that is connected to the translator. The timing parameters listed in the data sheet assume that the output impedance of the drivers connected to the translator is less than  $50~k\Omega$ .

### Enable Input (EN)

The NLSX0102 has an Enable pin (EN) that provides tri–state operation at the I/O pins. Driving the Enable pin to a low logic level minimizes the power consumption of the device and drives the I/O  $V_{\rm CC}$  and I/O  $V_{\rm L}$  pins to a high impedance state. Normal translation operation occurs when the EN pin is equal to a logic high signal. The EN pin is referenced to the  $V_{\rm L}$  supply and has Overvoltage Tolerant (OVT) protection.

### **Power Supply Guidelines**

During normal operation, supply voltage  $V_L$  must be less than or equal to  $V_{CC}$ . The sequencing of the power supplies will not damage the device during the power up operation. For optimal performance, 0.01  $\mu F$  to 0.1  $\mu F$  decoupling capacitors should be used on the  $V_L$  and  $V_{CC}$  power supply pins. Ceramic capacitors are a good design choice to filter and bypass any noise signals on the voltage lines to the ground plane of the PCB. The noise immunity will be maximized by placing the capacitors as close as possible to the supply and ground pins, along with minimizing the PCB connection traces.

### **ORDERING INFORMATION**

| Device         | Package                  | Shipping <sup>†</sup>                          |
|----------------|--------------------------|------------------------------------------------|
| NLSX0102FCT1G  | Flip-Chip 8<br>(Pb-Free) | 3000 / Tape & Reel                             |
| NLSX0102FCT2G  | Flip-Chip 8<br>(Pb-Free) | 3000 / Tape & Reel<br>(4mm Pitch Carrier Tape) |
| NLSX0102FC2T2G | Flip-Chip 8<br>(Pb-Free) | 3000 / Tape & Reel<br>(2mm Pitch Carrier Tape) |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.





### 8 PIN FLIP-CHIP, 0.9x1.9, 0.5P CASE 499BF ISSUE A

**DATE 12 JAN 2022** 

### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5, 1994.
- 2. CONTROLLING DIMENSION: MILLIMETERS
- 3. COPLANARITY APPLIES TO THE SPHERICAL CROWNS OF THE SOLDER BALLS.

| DIM     | MILLIMETERS |      |  |  |  |  |
|---------|-------------|------|--|--|--|--|
| ا ۱۱۲۱۸ | MIN         | MAX  |  |  |  |  |
| А       | 0.44        | 0,50 |  |  |  |  |
| A1      | 0.18        | 0,22 |  |  |  |  |
| b       | 0.24        | 0,28 |  |  |  |  |
| D       | 0.90        | BSC  |  |  |  |  |
| E       | 1.90        | BSC  |  |  |  |  |
| 6       | 0.50        | BSC  |  |  |  |  |



# SOLDERING FOOTPRINT\*

\*For additional information on our Pb-Free strategy and soldering details, please download the onsemi soldering and mounting techniques reference manual, SOLDERRM/D.

# PIN A1 REFERENCE



TOP VIEW

SIDE VIEW



# GENERIC MARKING DIAGRAM\*



XXXX = Specific Device Code
A = Assembly Location

Y = Year WW = Work Week \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98AON42381E                    | Electronic versions are uncontrolled except when accessed directly from<br>Printed versions are uncontrolled except when stamped "CONTROLLED |             |
|------------------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | 8 PIN FLIP-CHIP, 0.9X1.9, 0.5P |                                                                                                                                              | PAGE 1 OF 1 |

onsemi and ONSemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales