# **Dual Supply Octal Translating Transceiver** with 3-State Outputs # MC74LVX4245 The 74LVX4245 is a 24–pin dual–supply, octal translating transceiver that is designed to interface between a 5.0~V bus and a 3.0~V bus in a mixed 3.0~V / 5.0~V supply environment such as laptop computers using a 3.3~V CPU and 5.0~V LCD display. The A port interfaces with the 5V bus; the B port interfaces with the 3.0~V bus. The Transmit/Receive $(T/\overline{R})$ input determines the direction of data flow. Transmit (active–High) enables data from the A port to the B port. Receive (active–Low) enables data from the B port to the A port. The Output Enable $(\overline{OE})$ input, when High, disables both A and B ports by placing them in 3–State. #### **Features** - Bi-directional Interface Between 5.0 V and 3.0 V Buses - Control Inputs Compatible with TTL Level - 5.0 V Data Flow at A Port and 3.0 V Data Flow at B Port - Outputs Source/Sink 24 mA at 5.0 V Bus and 12 mA at 3.0 V Bus - Guaranteed Simultaneous Switching Noise Level and Dynamic Threshold Performance - Available in SOIC and TSSOP Packages - Functionally Compatible with the 74 Series 245 - NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable - These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant Figure 1. 24-Lead Pinout (Top View) 1 #### MARKING DIAGRAMS LVX4245 = Specific Device Code A = Assembly Location WL, L = Wafer Lot Y = Year WW, W = Work Week G or ■ = Pb-Free Package (Note: Microdot may be in either location) #### **PIN NAMES** | Pins | Function | |-----------|-----------------------------------------------| | ŌE<br>T/R | Output Enable Input<br>Transmit/Receive Input | | A0-A7 | Side A 3–State Inputs or 3–State Outputs | | B0-B7 | Side B 3–State Inputs or 3–State Outputs | # ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet. NOTE: Some of the devices on this data sheet have been **DISCONTINUED**. Please refer to the table on page 5. Figure 2. Logic Diagram | INP | UTS | OPERATING MODE | |-----|-----|------------------------------| | ŌĒ | T/R | OPERATING MODE Non-Inverting | | L | L | B Data to A Bus | | L | Н | A Data to B Bus | | Н | X | Z | $H = High\ Voltage\ Level;\ L = Low\ Voltage\ Level;\ Z = High\ Impedance\ State;\ X = High\ or\ Low\ Voltage\ Level$ and Transitions are Acceptable; For ICC reasons, Do Not Float Inputs #### **ABSOLUTE MAXIMUM RATINGS** | Symbol | Paramet | er | Value | Condition | Unit | |----------------------------------------|--------------------------------|----------------------------------------------------------------------------------------------|-------------------------------|---------------------------|------| | V <sub>CCA</sub> ,<br>V <sub>CCB</sub> | DC Supply Voltage | | -0.5 to +7.0 | | V | | VI | DC Input Voltage | ŌE, T/R | –0.5 to V <sub>CCA</sub> +0.5 | | V | | V <sub>I/O</sub> | DC Input/Output Voltage | An | –0.5 to V <sub>CCA</sub> +0.5 | | V | | | | Bn | –0.5 to V <sub>CCB</sub> +0.5 | | V | | I <sub>IK</sub> | DC Input Diode Current | ŌĒ, T∕R | ±20 | V <sub>I</sub> < GND | mA | | I <sub>OK</sub> | DC Output Diode Current | | ±50 | $V_O < GND; V_O > V_{CC}$ | mA | | Io | DC Output Source/Sink Current | | ±50 | | mA | | I <sub>CC</sub> ,<br>I <sub>GND</sub> | DC Supply Current | Per Output Pin<br>Maximum Current at I <sub>CCA</sub><br>Maximum Current at I <sub>CCB</sub> | ±50<br>±200<br>±100 | | mA | | T <sub>STG</sub> | Storage Temperature Range | | -65 to +150 | | °C | | Latchup | DC Latchup Source/Sink Current | | ±300 | | mA | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. #### **RECOMMENDED OPERATING CONDITIONS** | Symbol | Paramete | Parameter | | Min | Max | Unit | |----------------------------------------|------------------------------------------------------------------------------------------------------------------|--------------------------------------|--|------------|--------------------------------------|------| | V <sub>CCA</sub> ,<br>V <sub>CCB</sub> | Supply Voltage | V <sub>CCA</sub><br>V <sub>CCB</sub> | | 4.5<br>2.7 | 5.5<br>3.6 | V | | VI | Input Voltage | ŌĒ, T/R | | 0 | V <sub>CCA</sub> | V | | V <sub>I/O</sub> | Input/Output Voltage | An<br>Bn | | 0<br>0 | V <sub>CCA</sub><br>V <sub>CCB</sub> | V | | T <sub>A</sub> | A Operating Free–Air Temperature | | | -40 | +85 | °C | | Δt/ΔV | Minimum Input Edge Rate V <sub>IN</sub> from 30% to 70% of V <sub>CC</sub> ; V <sub>CC</sub> at 3.0V, 4.5V, 5.5V | | | 0 | 8 | ns/V | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. # DC ELECTRICAL CHARACTERISTICS | | | | | | | T <sub>A</sub> = | 25°C | T <sub>A</sub> = -40 to +85°C | | |------------------|-----------------------|--------------------------|----------------------------------------------------------------|-------------------|-------------------|----------------------|----------------------|-------------------------------|------| | Symbol | Parameter | | Condition | V <sub>CCA</sub> | V <sub>CCB</sub> | Тур | G | uaranteed Limits | Unit | | V <sub>IHA</sub> | Minimum HIGH<br>Level | An, <del>OE</del><br>T/R | V <sub>OUT</sub> ≤ 0.1V | 5.5<br>4.5 | 3.3<br>3.3 | | 2.0<br>2.0 | 2.0<br>2.0 | V | | V <sub>IHB</sub> | Input Voltage | Bn | or<br>≥ V <sub>CC</sub> – 0.1V | 5.0<br>5.0 | 3.6<br>2.7 | | 2.0<br>2.0 | 2.0<br>2.0 | V | | V <sub>ILA</sub> | Maximum LOW<br>Level | An, OE<br>T/R | V <sub>OUT</sub> ≤ 0.1V | 5.5<br>4.5 | 3.3<br>3.3 | | 0.8<br>0.8 | 0.8<br>0.8 | V | | V <sub>ILB</sub> | Input Voltage | Bn | or<br>≥ V <sub>CC</sub> – 0.1V | 5.0<br>5.0 | 2.7<br>3.6 | | 0.8<br>0.8 | 0.8<br>0.8 | V | | V <sub>OHA</sub> | Minimum HIGH<br>Level | | I <sub>OUT</sub> = -100μA<br>I <sub>OH</sub> = -24mA | 4.5<br>4.5 | 3.0<br>3.0 | 4.50<br>4.25 | 4.40<br>3.86 | 4.40<br>3.76 | V | | V <sub>OHB</sub> | Output Voltage | | $I_{OUT} = -100\mu A$ $I_{OH} = -12mA$ $I_{OH} = -8mA$ | 4.5<br>4.5<br>4.5 | 3.0<br>3.0<br>2.7 | 2.99<br>2.80<br>2.50 | 2.9<br>2.4<br>2.4 | 2.9<br>2.4<br>2.4 | V | | V <sub>OLA</sub> | Maximum LOW<br>Level | | $I_{OUT} = 100\mu A$<br>$I_{OL} = 24mA$ | 4.5<br>4.5 | 3.0<br>3.0 | 0.002<br>0.18 | 0.10<br>0.36 | 0.10<br>0.44 | V | | V <sub>OLB</sub> | Output Voltage | | $I_{OUT} = 100 \mu A$<br>$I_{OL} = 12 m A$<br>$I_{OL} = 8 m A$ | 4.5<br>4.5<br>4.5 | 3.0<br>3.0<br>2.7 | 0.002<br>0.1<br>0.1 | 0.10<br>0.31<br>0.31 | 0.10<br>0.40<br>0.40 | V | #### DC ELECTRICAL CHARACTERISTICS | | | | T <sub>A</sub> = 25°C | | T <sub>A</sub> = -40 to +85°C | | | | | |----------------------------------------|----------------------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------------|-----|--------------|-------------------|----| | Symbol | Parameter | | Condition | V <sub>CCA</sub> | V <sub>CCB</sub> | Тур | G | Guaranteed Limits | | | I <sub>IN</sub> | Max Input Leak-<br>age<br>Current | ŌĒ,<br>T∕R | V <sub>I</sub> = V <sub>CCA</sub> , GND | 5.5 | 3.6 | | ±0.1 | ±1.0 | μΑ | | I <sub>OZA</sub> | Max 3–State Out-<br>put Leakage | An | $V_{I} = V_{IH}, V_{IL}$ $\overline{OE} = V_{CCA}$ $V_{O} = V_{CCA}, GND$ | 5.5 | 3.6 | | ±0.5 | ±5.0 | μΑ | | I <sub>OZB</sub> | Max 3–State Out-<br>put Leakage | Bn | $\begin{aligned} & V_{I} = V_{IH}, \ V_{IL} \\ & \overline{OE} = V_{CCA} \\ & V_{O} = V_{CCB}, \ GND \end{aligned}$ | 5.5 | 3.6 | | ±0.5 | ±5.0 | μΑ | | $\Delta I_{CC}$ | Maximum I <sub>CCT</sub> per Input | An, <del>OE</del><br>T/R | V <sub>I</sub> =V <sub>CCA</sub> -2.1V | 5.5 | 3.6 | 1.0 | 1.35 | 1.5 | mA | | | | Bn | V <sub>I</sub> =V <sub>CCB</sub> -0.6V | 5.5 | 3.6 | | 0.35 | 0.5 | mA | | I <sub>CCA</sub> | Quiescent V <sub>CCA</sub><br>Supply Current | | An=V <sub>CCA</sub> or GND<br>Bn=V <sub>CCB</sub> or GND<br>OE=GND<br>T/R=GND | 5.5 | 3.6 | | 8 | 80 | μΑ | | I <sub>CCB</sub> | Quiescent V <sub>CCB</sub><br>Supply Current | | $\begin{array}{c} \text{An=V}_{\text{CCA}} \text{ or GND} \\ \text{Bn=V}_{\text{CCB}} \text{ or GND} \\ \hline \text{OE=GND} \\ \text{T/$\overline{R}$=$V}_{\text{CCA}} \end{array}$ | 5.5 | 3.6 | | 5 | 50 | μΑ | | V <sub>OLPA</sub><br>V <sub>OLPB</sub> | Quiet Output Max<br>Dynamic V <sub>OL</sub> | | Notes 1, 2 | 5.0<br>5.0 | 3.3<br>3.3 | | 1.5<br>1.2 | | V | | V <sub>OLVA</sub><br>V <sub>OLVB</sub> | Quiet Output Min<br>Dynamic V <sub>OL</sub> | | Notes 1, 2 | 5.0<br>5.0 | 3.3<br>3.3 | | -1.2<br>-0.8 | | V | | V <sub>IHDA</sub><br>V <sub>IHDB</sub> | Min HIGH Level<br>Dynamic Input<br>Voltage | | Notes 1, 3 | 5.0<br>5.0 | 3.3<br>3.3 | | 2.0<br>2.0 | | V | | V <sub>ILDA</sub><br>V <sub>ILDB</sub> | Max LOW Level<br>Dynamic Input<br>Voltage | | Notes 1, 3 | 5.0<br>5.0 | 3.3<br>3.3 | | 0.8<br>0.8 | | V | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 1. Worst case package. # **CAPACITIVE CHARACTERISTICS** | Symbol | Parameter | Condition | Typical | Unit | |------------------|------------------------------------------------------------------------------------------|----------------------------------|----------|------| | C <sub>IN</sub> | Input Capacitance $V_{CCA} = 5.0V; V_{CCB} = 3.3V$ | | 4.5 | pF | | C <sub>I/O</sub> | Input/Output Capacitance | $V_{CCA} = 5.0V; V_{CCB} = 3.3V$ | 15 | pF | | C <sub>PD</sub> | Power Dissipation Capacitance $B \rightarrow A$<br>(Measured at 10MHz) $A \rightarrow E$ | COA | 55<br>40 | pF | Worst case package. Max number of outputs defined as (n). Data inputs are driven 0V to V<sub>CC</sub> level; one output at GND. Max number of data inputs (n) switching. (n-1) inputs switching 0V to V<sub>CC</sub> level. Input under test switching: V<sub>CC</sub> level to threshold (V<sub>ILD</sub>), 0V to threshold (V<sub>ILD</sub>), f = 1MHz. # **AC ELECTRICAL CHARACTERISTICS** | | | TA | = -40 to +85<br>C <sub>L</sub> = 50pF | 5°C | T <sub>A</sub> = -40<br>C <sub>L</sub> = | | | |--------------------------------------|------------------------------------------------|----------------|---------------------------------------|--------------|---------------------------------------------|--------------|------| | | | ۷ <sub>0</sub> | $_{CA}$ = 5V ±0.<br>$_{CB}$ = 3.3V ±0 | 5V<br>.3V | $V_{CCA} = 5V \pm 0.5V$<br>$V_{CCB} = 2.7V$ | | | | Symbol | Parameter | Min | Typ<br>(Note 4) | Max | Min | Max | Unit | | t <sub>PHL</sub><br>t <sub>PLH</sub> | Propagation Delay A to B | 1.0<br>1.0 | 5.1<br>5.3 | 9.0<br>9.0 | 1.0<br>1.0 | 10.0<br>10.0 | ns | | t <sub>PHL</sub> | Propagation Delay B to A | 1.0<br>1.0 | 5.4<br>5.5 | 9.0<br>9.0 | 1.0<br>1.0 | 10.0<br>10.0 | ns | | t <sub>PZL</sub><br>t <sub>PZH</sub> | Output Enable Time OE to B | 1.0<br>1.0 | 6.5<br>6.7 | 10.5<br>10.5 | 1.0<br>1.0 | 11.5<br>11.5 | ns | | t <sub>PZL</sub><br>t <sub>PZH</sub> | Output Enable Time OE to A | 1.0<br>1.0 | 5.2<br>5.8 | 9.5<br>9.5 | 1.0<br>1.0 | 10.0<br>10.0 | ns | | t <sub>PHZ</sub> | Output Disable Time OE to B | 1.0<br>1.0 | 6.0<br>3.3 | 10.0<br>7.0 | 1.0<br>1.0 | 10.0<br>7.5 | ns | | t <sub>PHZ</sub> | Output Disable Time OE to A | 1.0<br>1.0 | 3.9<br>2.9 | 7.5<br>7.0 | 1.0<br>1.0 | 7.5<br>7.5 | ns | | toshl<br>toslh | Output to Output Skew, Data to Output (Note 5) | | 1.0 | 1.5 | | 1.5 | ns | #### ORDERING INFORMATION | Device | Package | Shipping <sup>†</sup> | |------------------|-----------------------|-----------------------| | MC74LVX4245DWR2G | SOIC-24<br>(Pb-Free) | 1000 / Tape & Reel | | MC74LVX4245DTR2G | TSSOP-24<br>(Pb-Free) | 2500 / Tape & Reel | # **DISCONTINUED** (Note 6) | MC74LVX4245DWG | SOIC-24<br>(Pb-Free) | 30 Units / Rail | |------------------|----------------------|--------------------| | MC74LVX4245DTG | TSSOP-24 | 62 Units / Rail | | NLVLVX4245DTR2G* | (Pb-Free) | 2500 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. Typical values at V<sub>CCA</sub> = 5.0V; V<sub>CCB</sub> = 3.3V at 25°C. Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>); parameter guaranteed by design. <sup>\*</sup>NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable. <sup>6.</sup> DISCONTINUED: These devices are not recommended for new design. Please contact your onsemi representative for information. The most current information on these devices may be available on www.onsemi.com. #### **Dual Supply Octal Translating Transceiver** The 74LVX4245 is a is a dual—supply device well capable of bidirectional signal voltage translation. This level shifting ability provides an excellent interface between low voltage CPU local bus and a standard 5.0 V I/O bus. The device control inputs can be controlled by either the low voltage CPU and core logic or a bus arbitrator with 5.0 V I/O levels. The LVX4245 is ideal for mixed voltage applications such as notebook computers using a 3.3 V CPU and 5.0 V peripheral devices. #### **Applications:** # **Mixed Mode Dual Supply Interface Solutions** The LVX4245 is designed to solve 3.0~V/5.0~V interfaces when CMOS devices cannot tolerate I/O levels above their applied $V_{\rm CC}$ . If an I/O pin of a 3.0~V device is driven by a 5.0~V device, the P–Channel transistor in the 3.0~V device will conduct – causing current flow from the I/O bus to the 3.0~V power supply. The result may be destruction of the 3.0~V device through latchup effects. A current limiting resistor may be used to prevent destruction, but it causes speed degradation and needless power dissipation. A better solution is provided in the LVX4245. It provides two different output levels that easily handle the dual voltage interface. The A port is a dedicated 5.0 V port; the B port is a dedicated 3.0 V port. Since the LVX4245 is a '245 transceiver, the user may either use it for bidirectional or unidirectional applications. The center 20 pins are configured to match a '245 pinout. This enables the user to easily replace this level shifter with a 3.0 V '245 device without additional layout work or remanufacture of the circuit board (when both buses are 3.0 V). Figure 3. 3.3V/5V Interface Block Diagram #### Powering Up the LVX4245 When powering up the LVX4245, please note that if the $V_{CCB}$ pin is powered—up well in advance of the $V_{CCA}$ pin, several milliamps of either $I_{CCA}$ or $I_{CCB}$ current will result. If the $V_{CCA}$ pin is powered—up in advance of the $V_{CCB}$ pin then only nanoamps of Icc current will result. In actuality the $V_{CCB}$ can be powered "slightly" before the $V_{CCA}$ without the current penalty, but this "setup time" is dependent on the power—up ramp rate of the $V_{CC}$ pins. With a ramp rate of approximately 50 mV/ns (50V/ $\mu$ s) a 25 ns setup time was observed ( $V_{CCB}$ before $V_{CCA}$ ). With a 7.0 V/ $\mu$ s rate, the setup time was about 140ns. When all is said and done, the safest powerup strategy is to simply power $V_{CCA}$ before $V_{CCB}$ . One more note: if the $V_{CCB}$ ramp rate is faster than the $V_{CCA}$ ramp rate then power problems might still occur, even if the $V_{CCA}$ powerup began prior to the $V_{CCB}$ powerup. Figure 4. MC74LVX4245 Fits Into a System with 3V Subsystem and 5V Subsystem Figure 5. MC74LVX4245 Pin Arrangement Is Compatible to 20-Pin 74 Series '245s #### **WAVEFORM 1 - PROPAGATION DELAYS** $t_R$ = $t_F$ = 2.5ns, 10% to 90%; f = 1MHz; $t_W$ = 500ns # **WAVEFORM 2 - OUTPUT ENABLE AND DISABLE TIMES** $t_R$ = $t_F$ = 2.5ns, 10% to 90%; f = 1MHz; $t_W$ = 500ns Figure 6. AC Waveforms | TEST | SWITCH | |---------------------------------------------------------------------------|-------------------| | t <sub>PLH</sub> , t <sub>PHL</sub> , t <sub>PZH</sub> , t <sub>PHZ</sub> | Open | | t <sub>PZL</sub> , t <sub>PLZ</sub> | $2 \times V_{CC}$ | C<sub>L</sub> = 50pF or equivalent (Includes jig and probe capacitance) $R_L = R_1 = 500\Omega$ or equivalent $R_T = Z_{OUT}$ of pulse generator (typically 50 $\Omega$ ) Figure 7. Test Circuit Α1 NOTE 5 C SEATING PLANE **DATE 03 JUL 2012** #### NOTES: DFTAIL A **END VIEW** NOTE 3 - DIMENSIONING AND TOLERANCING PER ASME - Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. DIMENSIONS b AND c APPLY TO THE FLAT SEC-TION OF THE LEAD AND ARE MEASURED BE-TWEEN 0.10 AND 0.25 FROM THE LEAD TIP. DIMENSIONS D AND E1 DO NOT INCLUDE MOLD - FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS. SHALL NOT EXCEED 0.15 mm PER SIDE. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 PER SIDE. DIMENSIONS D AND E1 ARE DETERMINED AT DATUM H. - A1 IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY. | | MILLIMETERS | | | | | |-----|-------------|----------|--|--|--| | DIM | MIN | MAX | | | | | Α | 2.35 | 2.65 | | | | | A1 | 0.13 | 0.29 | | | | | b | 0.35 | 0.49 | | | | | С | 0.23 | 0.32 | | | | | D | 15.25 | 15.54 | | | | | Е | 10.30 | BSC | | | | | E1 | 7.40 | 7.60 | | | | | е | 1.27 | 1.27 BSC | | | | | h | h 0.25 0.7 | | | | | | L | 0.41 | 0.90 | | | | | М | 0 ° | 8 ° | | | | #### RECOMMENDED **SOLDERING FOOTPRINT\*** SIDE VIEW \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ## GENERIC **MARKING DIAGRAM\*** XXXXX = Specific Device Code = Assembly Location WL = Wafer Lot = Year YY WW = Work Week G = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb–Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98ASB42344B | Electronic versions are uncontrolled except when accessed directly from the Document Repository<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | SOIC-24 WB | | PAGE 1 OF 1 | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. # TSSOP24 7.8x4.4, 0.65P CASE 948H **ISSUE B** **DATE 21 JUN 2012** # **RECOMMENDED SOLDERING FOOTPRINT** #### NOTES: - DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. - DIMENSION & DOES NOT INCLUDE DAMBAR PROTRUSION. DAMBAR PROTRUSION SHALL BE 0.08 MAX AT MMC. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OF THE FOOT. - DIMENSION D DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.15 PER SIDE. DIMENSION D IS DETERMINED AT DATUM PLANE H. - DIMENSION E1 DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 PER SIDE. DIMENSION E1 IS DETERMINED AT DATUM PLANE H. - DATUMS A AND B ARE DETERMINED AT DATUM PLANE H. A1 IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEAT-ING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY. | | MILLIMETERS | | | | | |-----|-------------|------|--|--|--| | DIM | MIN | MAX | | | | | Α | | 1.20 | | | | | A1 | 0.05 | 0.15 | | | | | b | 0.19 | 0.30 | | | | | C | 0.09 | 0.20 | | | | | D | 7.70 | 7.90 | | | | | Е | 6.40 BSC | | | | | | E1 | 4.30 | 4.50 | | | | | е | 0.65 BSC | | | | | | L | 0.50 | 0.75 | | | | | L2 | 0.25 BSC | | | | | | M | 0° | 8° | | | | #### **GENERIC** MARKING DIAGRAM\* = Specific Device Code = Assembly Location = Wafer Lot L Υ = Year W = Work Week G = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. | DOCUMENT NUMBER: | 98ASH70248A | Electronic versions are uncontrolled except when accessed directly from the Document Repository<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | TSSOP24 7.8X4.4, 0.65P | | PAGE 1 OF 1 | ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales