### onsemi

### 8-Bit Serial or Parallel -Input/Serial-Output Shift Register with Input Latch

High-Performance Silicon-Gate CMOS

### **MC74HC597A**

The MC74HC597A is identical in pinout to the LS597. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs.

This device consists of an 8-bit input latch which feeds parallel data to an 8-bit shift register. Data can also be loaded serially.

The HC597A is similar in function to the HC589A, which is a 3-state device.

#### Features

- Output Drive Capability: 10 LSTTL Loads
- Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 2.0 to 6.0 V
- Low Input Current: 1.0 µA
- High Noise Immunity Characteristic of CMOS Devices
- In Compliance with the Requirements Defined by JEDEC Standard No. 7A
- Chip Complexity: 516 FETs or 129 Equivalent Gates
- These are Pb–Free Devices\*



#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 11 of this data sheet.

\*For additional information on our Pb–Free strategy and soldering details, please download the **onsemi** Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.



Figure 2. Logic Diagram

#### **FUNCTION TABLE**

|                                                                                      |            |                                | Inputs         | 3              |                                   |                           |                   | Resulting Function                         | on                       |
|--------------------------------------------------------------------------------------|------------|--------------------------------|----------------|----------------|-----------------------------------|---------------------------|-------------------|--------------------------------------------|--------------------------|
| Operation                                                                            | Re-<br>set | Serial Shift/<br>Parallel Load | Latch<br>Clock | Shift<br>Clock | Serial<br>Input<br>S <sub>A</sub> | Parallel<br>Inputs<br>A-H | Latch<br>Contents | Shift<br>Register<br>Contents              | Output<br>Q <sub>H</sub> |
| Reset shift register                                                                 | L          | Х                              | L, H, ∕∕_      | Х              | Х                                 | Х                         | U                 | L                                          | L                        |
| Reset shift register; load parallel data into data latch                             | L          | х                              | 7              | Х              | Х                                 | a-h                       | a-h               | L                                          | L                        |
| Load parallel data into data<br>latch                                                | Н          | Н                              | 7              | L,H, ∕_        | Х                                 | a-h                       | a-h               | U                                          | U                        |
| Transfer latch contents to shift register                                            | Н          | L                              | L, H, ∕∕_      | Х              | Х                                 | х                         | U                 | $LR_N \to SR_N$                            | LR <sub>H</sub>          |
| Contents of data latch and shift register are unchanged                              | Н          | Н                              | L, H, ~        | L,H, ∕_        | Х                                 | х                         | U                 | U                                          | U                        |
| Load parallel data into data latch and shift register                                | Н          | L                              | 7              | Х              | Х                                 | a-h                       | a-h               | a-h                                        | h                        |
| Shift serial data into shift register                                                | Н          | Н                              | Х              | 7              | D                                 | х                         | *                 | $SR_A = D;$<br>$SR_N \rightarrow SR_{N+1}$ | $SR_G \rightarrow SR_H$  |
| Load parallel data into data<br>latch and shift serial data in-<br>to shift register | Н          | Н                              |                | <u>_</u>       | D                                 | a-h                       | a-h               | $SR_A = D;$<br>$SR_N \rightarrow SR_{N+1}$ | $SR_G \rightarrow SR_H$  |

LR = latch register contents SR = shift register contents

\* = depends on latch clock input

a-h = data at parallel data inputs A-H

D = data (L, H) at serial data input  $S_A$ 

U = remains unchanged

X = don't care

#### **MAXIMUM RATINGS**

| Symbol           | Parameter                                                                          | Value                                    | Unit                          |      |
|------------------|------------------------------------------------------------------------------------|------------------------------------------|-------------------------------|------|
| V <sub>CC</sub>  | DC Supply Voltage                                                                  |                                          | -0.5 to +6.5                  | V    |
| V <sub>IN</sub>  | DC Input Voltage                                                                   |                                          | –0.5 to V <sub>CC</sub> + 0.5 | V    |
| V <sub>OUT</sub> | DC Output Voltage                                                                  |                                          | –0.5 to V <sub>CC</sub> + 0.5 | V    |
| I <sub>IN</sub>  | DC Input Current, per Pin                                                          |                                          | ±20                           | mA   |
| I <sub>OUT</sub> | DC Output Current, per Pin                                                         |                                          | ±25                           | mA   |
| I <sub>CC</sub>  | DC Supply Current, V <sub>CC</sub> and GND Pins                                    |                                          | ±50                           | mA   |
| I <sub>IK</sub>  | Input Clamp Current (V <sub>IN</sub> < 0 or V <sub>IN</sub> > V <sub>CC</sub> )    |                                          | ±20                           | mA   |
| Ι <sub>ΟΚ</sub>  | Output Clamp Current (V <sub>OUT</sub> < 0 or V <sub>OUT</sub> > V <sub>CC</sub> ) |                                          | ±20                           | mA   |
| T <sub>STG</sub> | Storage Temperature                                                                |                                          | -65 to +150                   | °C   |
| ΤL               | Lead Temperature, 1 mm from Case for 10 Seconds                                    |                                          | 260                           | °C   |
| TJ               | Junction Temperature Under Bias                                                    |                                          | ±150                          | °C   |
| $\theta_{JA}$    | Thermal Resistance (Note 1)                                                        | SOIC-16<br>QFN16<br>TSSOP-16             | 126<br>118<br>159             | °C/W |
| PD               | Power Dissipation in Still Air at 25°C                                             | SOIC-16<br>QFN16<br>TSSOP-16             | 995<br>1062<br>787            | mW   |
| MSL              | Moisture Sensitivity                                                               |                                          | Level 1                       | -    |
| F <sub>R</sub>   | Flammability Rating                                                                | Oxygen Index: 28 to 34                   | UL 94 V-0 @ 0.125 in          | -    |
| $V_{\text{ESD}}$ | ESD Withstand Voltage (Note 2)                                                     | Human Body Model<br>Charged Device Model | 2000<br>N/A                   | V    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

 Measured with minimum pad spacing on an FR4 board, using 76 mm-by-114 mm, 2-ounce copper trace no air flow per JESD51-7.
 HBM tested to EIA / JESD22-A114-A. CDM tested to JESD22-C101-A. JEDEC recommends that ESD qualification to EIA/JESD22-A115A (Machine Model) be discontinued.

#### **RECOMMENDED OPERATING CONDITIONS**

| Symbol                             | Parameter                                            | Min                                              | Max              | Unit                      |    |
|------------------------------------|------------------------------------------------------|--------------------------------------------------|------------------|---------------------------|----|
| V <sub>CC</sub>                    | DC Supply Voltage (Referenced to GND)                |                                                  |                  | 6.0                       | V  |
| V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND) |                                                  |                  | V <sub>CC</sub>           | V  |
| T <sub>A</sub>                     | Operating Temperature, All Package Types             |                                                  | - 55             | + 125                     | °C |
| t <sub>r</sub> , t <sub>f</sub>    |                                                      | C = 2.0 V<br>C = 3.0 V<br>C = 4.5 V<br>C = 6.0 V | 0<br>0<br>0<br>0 | 1000<br>600<br>500<br>400 | ns |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

#### DC ELECTRICAL CHARACTERISTICS

|                 |                                                   |                                                                                                                                                                                          |                          | Guaranteed Limit          |                           | mit                       |      |
|-----------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------------|---------------------------|---------------------------|------|
| Symbol          | Parameter                                         | Test Conditions                                                                                                                                                                          | V <sub>CC</sub><br>V     | –55 to<br>25°C            | ≤ <b>85</b> ° <b>C</b>    | ≤125°C                    | Unit |
| V <sub>IH</sub> | Minimum High-Level Input<br>Voltage               | $\begin{array}{l} V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V} \\  I_{out}  \leq 20 \ \mu\text{A} \end{array}$                                                                     | 2.0<br>3.0<br>4.5<br>6.0 | 1.5<br>2.1<br>3.15<br>4.2 | 1.5<br>2.1<br>3.15<br>4.2 | 1.5<br>2.1<br>3.15<br>4.2 | V    |
| V <sub>IL</sub> | Maximum Low-Level Input<br>Voltage                | $\begin{array}{l} V_{out} = 0.1 \ V \ or \ V_{CC} - 0.1 \ V \\ \left  I_{out} \right  \ \leq \ 20 \ \mu A \end{array} \end{array} \label{eq:Vout}$                                       | 2.0<br>3.0<br>4.5<br>6.0 | 0.5<br>0.9<br>1.35<br>1.8 | 0.5<br>0.9<br>1.35<br>1.8 | 0.5<br>0.9<br>1.35<br>1.8 | V    |
| V <sub>OH</sub> | Minimum High-Level Output<br>Voltage              | $ \begin{aligned} V_{in} &= V_{IH} \text{ or } V_{IL} \\ \left  I_{out} \right  &\leq 20 \ \mu A \end{aligned} $                                                                         | 2.0<br>4.5<br>6.0        | 1.9<br>4.4<br>5.9         | 1.9<br>4 4<br>5.9         | 1.9<br>4 4<br>5.9         | V    |
|                 |                                                   | $ \begin{array}{ l l l l l l l l l l l l l l l l l l l$                                                                                                                                  | 3.0<br>4.5<br>6.0        | 2.48<br>3.98<br>5.48      | 2.34<br>3.84<br>5.34      | 2.20<br>3.70<br>5.20      |      |
| V <sub>OL</sub> | Maximum Low-Level Output<br>Voltage               | $ \begin{aligned} V_{in} &= V_{IH} \text{ or } V_{IL} \\ \left  I_{out} \right  &\leq 20 \ \mu A \end{aligned} $                                                                         | 2.0<br>4.5<br>6.0        | 0.1<br>0.1<br>0.1         | 0.1<br>0.1<br>0.1         | 0.1<br>0.1<br>0.1         | V    |
|                 |                                                   | $ \begin{array}{ll} V_{in} = V_{IH} \text{ or } V_{IL} & \begin{array}{ll}  I_{out}  \leq 2.4 \text{ mA} \\  I_{out}  \leq 4.0 \text{ mA} \\  I_{out}  \leq 5.2 \text{ mA} \end{array} $ | 3.0<br>4.5<br>6.0        | 0.26<br>0.26<br>0.26      | 0.33<br>0.33<br>0.33      | 0.40<br>0.40<br>0.40      |      |
| l <sub>in</sub> | Maximum Input Leakage<br>Current                  | V <sub>in</sub> = V <sub>CC</sub> or GND                                                                                                                                                 | 6.0                      | ±0.1                      | ±1.0                      | ±1.0                      | μΑ   |
| I <sub>CC</sub> | Maximum Quiescent Supply<br>Current (per Package) | $V_{in} = V_{CC} \text{ or } GND$<br>$I_{out} = 0 \ \mu A$                                                                                                                               | 6.0                      | 4                         | 40                        | 160                       | μΑ   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

#### AC ELECTRICAL CHARACTERISTICS

|                                        |                                                                                              |                          | Gu                     | aranteed Li            | mit                    |      |
|----------------------------------------|----------------------------------------------------------------------------------------------|--------------------------|------------------------|------------------------|------------------------|------|
| Symbol                                 | Parameter                                                                                    | V <sub>CC</sub><br>V     | –55 to<br>25°C         | ≤85°C                  | ≤125°C                 | Unit |
| f <sub>max</sub>                       | Maximum Clock Frequency (50% Duty Cycle), Shift Clock<br>(Figures 3 and 5)                   | 2.0<br>3.0<br>4.5<br>6.0 | 10<br>15<br>30<br>50   | 9<br>14<br>28<br>45    | 8<br>12<br>25<br>40    | MHz  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Latch Clock to Q <sub>H</sub><br>(Figures 3 and 4)                | 2.0<br>3.0<br>4.5<br>6.0 | 175<br>100<br>40<br>30 | 225<br>110<br>50<br>40 | 275<br>125<br>60<br>50 | ns   |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Shift Clock to Q <sub>H</sub><br>(Figures 3 and 5)                | 2.0<br>3.0<br>4.5<br>6.0 | 160<br>90<br>30<br>25  | 200<br>130<br>40<br>30 | 240<br>160<br>48<br>40 | ns   |
| t <sub>PHL</sub>                       | Maximum Propagation Delay, Reset to Q <sub>H</sub><br>(Figures 3 and 6)                      | 2.0<br>3.0<br>4.5<br>6.0 | 160<br>90<br>30<br>25  | 200<br>130<br>40<br>30 | 240<br>160<br>48<br>40 | ns   |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Serial Shift/Parallel Load to Q <sub>H</sub><br>(Figures 3 and 7) | 2.0<br>3.0<br>4.5<br>6.0 | 160<br>90<br>30<br>25  | 200<br>130<br>40<br>30 | 240<br>160<br>48<br>40 | ns   |
| t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, Any Output<br>(Figures 3 and 4)                              | 2.0<br>3.0<br>4.5<br>6.0 | 75<br>27<br>15<br>13   | 95<br>32<br>19<br>16   | 110<br>36<br>22<br>19  | ns   |
| C <sub>in</sub>                        | Maximum Input Capacitance                                                                    | -                        | 10                     | 10                     | 10                     | pF   |

|                 |                                              | Typical @ 25°C, V <sub>CC</sub> = 5.0 V |    |
|-----------------|----------------------------------------------|-----------------------------------------|----|
| C <sub>PD</sub> | Power Dissipation Capacitance (Per Package)* | 40                                      | pF |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. \*Used to determine the no-load dynamic power consumption:  $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ .

> www.onsemi.com 5

#### TIMING REQUIREMENTS

|                                 |                                                                                   |                          | Gu                        | aranteed Li               | mit                       |      |
|---------------------------------|-----------------------------------------------------------------------------------|--------------------------|---------------------------|---------------------------|---------------------------|------|
| Symbol                          | Parameter                                                                         | V <sub>CC</sub><br>V     | –55 to<br>25°C            | ≤85°C                     | ≤125°C                    | Unit |
| t <sub>su</sub>                 | Minimum Setup Time, Parallel Data inputs A–H to Latch Clock<br>(Figure 8)         | 2.0<br>3.0<br>4.5<br>6.0 | 70<br>40<br>15<br>13      | 80<br>45<br>19<br>16      | 90<br>50<br>24<br>20      | ns   |
| t <sub>su</sub>                 | Minimum Setup Time, Serial Data Input S <sub>A</sub> to Shift Clock<br>(Figure 9) |                          | 70<br>40<br>15<br>13      | 80<br>45<br>19<br>16      | 90<br>50<br>24<br>20      | ns   |
| t <sub>su</sub>                 | Minimum Setup Time, Serial Shift/Parallel Load to Shift Clock<br>(Figure 10)      |                          | 70<br>40<br>15<br>13      | 80<br>45<br>19<br>16      | 90<br>50<br>24<br>20      | ns   |
| t <sub>h</sub>                  | Minimum Hold Time, Latch Clock to Parallel Data Inputs A-H<br>(Figure 8)          |                          | 15<br>10<br>2<br>2        | 20<br>15<br>3<br>3        | 30<br>25<br>5<br>4        | ns   |
| t <sub>h</sub>                  | Minimum Hold Time, Shift Clock to Serial Data Input S <sub>A</sub><br>(Figure 9)  | 2.0<br>3.0<br>4.5<br>6.0 | 2<br>2<br>2<br>2          | 2<br>2<br>2<br>2          | 2<br>2<br>2<br>2          | ns   |
| t <sub>rec</sub>                | Minimum Recovery Time, Reset Inactive to Shift Clock<br>(Figure 6)                | 2.0<br>3.0<br>4.5<br>6.0 | 70<br>40<br>15<br>13      | 80<br>45<br>19<br>16      | 90<br>50<br>24<br>20      | ns   |
| t <sub>w</sub>                  | Minimum Pulse Width, Latch Clock and Shift Clock<br>(Figures 4 and 5)             | 2.0<br>3.0<br>4.5<br>6.0 | 60<br>35<br>12<br>10      | 70<br>40<br>15<br>13      | 80<br>45<br>19<br>16      | ns   |
| t <sub>w</sub>                  | Minimum Pulse Width, Reset<br>(Figure 6)                                          | 2.0<br>3.0<br>4.5<br>6.0 | 60<br>35<br>12<br>10      | 70<br>40<br>15<br>13      | 80<br>45<br>19<br>16      | ns   |
| t <sub>w</sub>                  | Minimum Pulse Width, Serial Shift/Parallel Load<br>(Figure 7)                     | 2.0<br>3.0<br>4.5<br>6.0 | 60<br>35<br>12<br>10      | 70<br>40<br>15<br>13      | 80<br>45<br>19<br>16      | ns   |
| t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times<br>(Figure 4)                                   | 2.0<br>3.0<br>4.5<br>6.0 | 1000<br>800<br>500<br>400 | 1000<br>800<br>500<br>400 | 1000<br>800<br>500<br>400 | ns   |

\*Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

#### SWITCHING WAVEFORMS



| Test                                | Switch Position | CL    | RL   |
|-------------------------------------|-----------------|-------|------|
| t <sub>PLH</sub> / t <sub>PHL</sub> | Open            | 50 pF | 1 kΩ |
| t <sub>PLZ</sub> / t <sub>PZL</sub> | V <sub>CC</sub> |       |      |
| t <sub>PHZ</sub> / t <sub>PZH</sub> | GND             |       |      |

 $^{\ast}\text{C}_{\text{L}}$  Includes probe and jig capacitance

Figure 3. Test Circuit



Figure 4. (Serial Shift/Parallel Load = L)



Figure 5. (Serial Shift/Parallel Load = H)











Figure 8.







Figure 10.

#### **PIN DESCRIPTIONS**

#### DATA INPUTS

#### A, B, C, D, E, F, G, H (Pins 15, 1, 2, 3, 4, 5, 6, 7)

Parallel data inputs. Data on these inputs is stored in the input latch on the rising edge of the Latch Clock input.

#### S<sub>A</sub> (Pin 14)

Serial data input. Data on this input is shifted into the shift register on the rising edge of the Shift Clock input it Serial Shift/Parallel Load is high. Data on this input is ignored when Serial Shift/Parallel Load is low.

#### CONTROL INPUTS

#### Serial Shift/Parallel Load (Pin 13)

Shift register mode control. When a high level is applied to this pin, the shift register is allowed to serially shift data. When a low level is applied to this pin, the shift register accepts parallel data from the input latch, and serial shifting is inhibited.

#### Reset (Pin 10)

Asynchronous, Active-low shift register reset. A low level applied to this input resets the shift register to a low level, but does not change the data in the input latch.

#### Shift Clock (Pin 11)

Serial shift register clock. A low-to-high transition on this input shifts data on the Serial Data Input into the shift register and data in stage H is shifted out  $Q_H$ , being replaced by the data previously stored in stage G.

#### Latch Clock (Pin 12)

Latch clock. A low-to-high transition on this input loads the parallel data on inputs A–H into the input latch.

#### OUTPUT

#### Q<sub>H</sub> (Pin 9)

Serial data output. This pin is the output from the last stage of the shift register.

#### **EXPANDED LOGIC DIAGRAM**



Figure 11. Extended Logic Diagram



Figure 12. Timing Diagram

#### **ORDERING INFORMATION**

| Device          | Marking    | Package  | Shipping <sup>†</sup>    |
|-----------------|------------|----------|--------------------------|
| MC74HC597ADG    | HC597AG    | SOIC-16  | 48 Units / Rail          |
| MC74HC597ADR2G  | HC597AG    | SOIC-16  | 2500 Units / Tape & Reel |
| MC74HC597ADTR2G | HC<br>597A | TSSOP-16 | 2500 Units / Tape & Reel |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

\*-Q Suffix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable.

#### PACKAGE DIMENSIONS



CONTRACTOR OF THE OUTPON OF TH

\*For additional information on our Pb–Free strategy and soldering details, please download the **onsemi** Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

0.60

# . esteric

SOIC-16 9.90x3.90x1.50 1.27P CASE 751B ISSUE L

#### DATE 29 MAY 2024

onsemi

NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2018.
- 2. DIMENSION IN MILLIMETERS. ANGLE IN DEGREES.
- 3. DIMENSIONS D AND E1 DO NOT INCLUDE MOLD PROTRUSION.
- 4. MAXIMUM MOLD PROTRUSION 0.15mm PER SIDE.
- DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127mm TOTAL IN EXCESS OF THE b DIMENSION AT MAXIMUM MATERIAL CONDITION.







| DIM     | A ALA L  | NOM      |          |  |  |  |  |
|---------|----------|----------|----------|--|--|--|--|
| Dilwi   | MIN      | MAX      |          |  |  |  |  |
| А       | 1.35     | 1.55     | 1.75     |  |  |  |  |
| A1      | 0.00     | 0.05     | 0.10     |  |  |  |  |
| A2      | 1.35     | 1.50     | 1.65     |  |  |  |  |
| b       | 0.35     | 0.42     | 0.49     |  |  |  |  |
| с       | 0.19     | 0.22     | 0.25     |  |  |  |  |
| D       |          | 9.90 BSC |          |  |  |  |  |
| E       | 6.00 BSC |          |          |  |  |  |  |
| E1      | 3.90 BSC |          |          |  |  |  |  |
| е       | 1.27 BSC |          |          |  |  |  |  |
| h       | 0.25     |          | 0.50     |  |  |  |  |
| L       | 0.40     | 0.83     | 1.25     |  |  |  |  |
| L1      |          | 1.05 REF |          |  |  |  |  |
| Θ       | 0.       |          | 7'       |  |  |  |  |
| TOLERAN | CE OF FC | RM AND   | POSITION |  |  |  |  |
| aaa     |          | 0.10     |          |  |  |  |  |
| bbb     |          | 0.20     |          |  |  |  |  |
| ccc     |          | 0.10     |          |  |  |  |  |
| ddd     |          | 0.25     |          |  |  |  |  |
| eee     |          | 0.10     |          |  |  |  |  |

MILLIMETERS



| DOCUMENT NUMBER:                                                                                                                                                        | 98ASB42566B              | Electronic versions are uncontrolled except when accessed directly from the Document Repository<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| DESCRIPTION:                                                                                                                                                            | SOIC-16 9.90X3.90X1.50 1 | SOIC-16 9.90X3.90X1.50 1.27P                                                                                                                                                       |  |  |  |  |  |
| onsemi and OOSEM) are trademarks of Semiconductor Components Industries 11 C dba onsemi or its subsidiaries in the United States and/or other countries onsemi reserves |                          |                                                                                                                                                                                    |  |  |  |  |  |

the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi asyme any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights of others.

RANCING PER ASME Y14.5M, 2 RS. ANGLE IN DEGREES.

© Semiconductor Components Industries, LLC, 2019

## onsemi

#### SOIC-16 9.90x3.90x1.50 1.27P CASE 751B ISSUE L

DATE 29 MAY 2024

#### GENERIC MARKING DIAGRAM\*

| 16 | A        | A   | A  | A  | H   | A   | A  | A. |   |  |
|----|----------|-----|----|----|-----|-----|----|----|---|--|
|    |          | XX) |    |    |     |     |    |    |   |  |
|    |          | XX  | XX | XX | XX) | XX) | XX | X  |   |  |
|    | O AWLYWW |     |    |    |     |     |    |    |   |  |
| 1  | Ŧ        | H   | H  | H  | H   | H   | H  | Ŧ  | l |  |

XXXXX = Specific Device Code

A = Assembly Location

- WL = Wafer Lot
- Y = Year
- WW = Work Week
- G = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| STYLE 1: |               | STYLE 2: |               | STYLE 3: | ç                    | STYLE 4: |                   |
|----------|---------------|----------|---------------|----------|----------------------|----------|-------------------|
| PIN 1.   | COLLECTOR     | PIN 1.   | CATHODE       | PIN 1.   |                      | PIN 1.   | COLLECTOR, DYE #1 |
| 2.       | BASE          | 2.       | ANODE         | 2.       | BASE. #1             | 2.       |                   |
| 3.       | EMITTER       | 3.       | NO CONNECTION | 3.       | EMITTER, #1          | 3.       | COLLECTOR, #2     |
| 4.       | NO CONNECTION | 4.       | CATHODE       | 4.       | ,                    | 4.       | COLLECTOR, #2     |
| 5.       | EMITTER       | 5.       | CATHODE       | 5.       | COLLECTOR, #2        | 5.       | COLLECTOR, #3     |
| 6.       | BASE          | 6.       | NO CONNECTION | 6.       | BASE, #2             | 6.       | COLLECTOR, #3     |
| 7.       | COLLECTOR     | 7.       | ANODE         | 7.       | EMITTER, #2          | 7.       | COLLECTOR, #4     |
| 8.       | COLLECTOR     | 8.       | CATHODE       | 8.       | COLLECTOR, #2        | 8.       | COLLECTOR, #4     |
| 9.       | BASE          | 9.       | CATHODE       | 9.       | COLLECTOR, #3        | 9.       | BASE, #4          |
| 10.      | EMITTER       | 10.      | ANODE         | 10.      | BASE, #3             | 10.      | EMITTER, #4       |
| 11.      | NO CONNECTION | 11.      | NO CONNECTION | 11.      | EMITTER, #3          | 11.      | BASE, #3          |
| 12.      | EMITTER       | 12.      | CATHODE       | 12.      | COLLECTOR, #3        | 12.      | EMITTER, #3       |
| 13.      | BASE          | 13.      | CATHODE       | 13.      | COLLECTOR, #4        | 13.      | BASE, #2          |
| 14.      | COLLECTOR     | 14.      | NO CONNECTION | 14.      | BASE, #4             | 14.      | EMITTER, #2       |
| 15.      | EMITTER       | 15.      | ANODE         | 15.      | EMITTER, #4          | 15.      | BASE, #1          |
| 16.      | COLLECTOR     | 16.      | CATHODE       | 16.      | COLLECTOR, #4        | 16.      | EMITTER, #1       |
|          |               |          |               |          |                      |          |                   |
| STYLE 5: |               | STYLE 6: |               | STYLE 7: |                      |          |                   |
| PIN 1.   | DRAIN, DYE #1 | PIN 1.   | CATHODE       | PIN 1.   | SOURCE N-CH          |          |                   |
| 2.       | DRAIN, #1     | 2.       | CATHODE       | 2.       | COMMON DRAIN (OUTPUT | )        |                   |
| 3.       | DRAIN, #2     | 3.       | CATHODE       | 3.       | COMMON DRAIN (OUTPUT | )        |                   |
| 4.       | DRAIN, #2     | 4.       | CATHODE       | 4.       | GATE P-CH            |          |                   |
| 5.       | DRAIN, #3     | 5.       | CATHODE       | 5.       | COMMON DRAIN (OUTPUT | )        |                   |
| 6.       | DRAIN, #3     | 6.       | CATHODE       | 6.       | COMMON DRAIN (OUTPUT | )        |                   |
| 7.       | DRAIN, #4     | 7.       | CATHODE       | 7.       | COMMON DRAIN (OUTPUT | )        |                   |
| 8.       | DRAIN, #4     | 8.       | CATHODE       | 8.       | SOURCE P-CH          |          |                   |
| 9.       | GATE, #4      | 9.       | ANODE         | 9.       | SOURCE P-CH          |          |                   |
| 10.      | SOURCE, #4    | 10.      | ANODE         | 10.      |                      |          |                   |
| 11.      | GATE, #3      | 11.      |               | 11.      |                      |          |                   |
| 12.      | SOURCE, #3    | 12.      | ANODE         | 12.      |                      | )        |                   |
| 13.      | GATE, #2      | 13.      |               | 13.      |                      |          |                   |
| 14.      | SOURCE, #2    | 14.      | ANODE         | 14.      |                      |          |                   |
| 15.      | GATE, #1      | 15.      | ANODE         | 15.      | COMMON DRAIN (OUTPUT | )        |                   |
| 16.      | SOURCE, #1    | 16.      | ANODE         | 16.      | SOURCE N-CH          |          |                   |

| DOCUMENT NUMBER:                                                                                                                                                         | 98ASB42566B Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|--|--|
| DESCRIPTION:                                                                                                                                                             | SOIC-16 9.90X3.90X1.50 1                                                                                                                                                                      | PAGE 2 OF 2 |  |  |  |  |  |
| onsemi and ONSEMi are trademarks of Semiconductor Components Industries. LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves |                                                                                                                                                                                               |             |  |  |  |  |  |

the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights of others.

#### MECHANICAL CASE OUTLINE PACKAGE DIMENSIONS

## onsemí



\*For additional information on our Pb-Free strategy and soldering details, please download the **onsemi** Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

 
 DOCUMENT NUMBER:
 98ASH70247A
 Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.

 DESCRIPTION:
 TSSOP-16
 PAGE 1 OF 1

 onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent\_Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at <u>www.onsemi.com/support/sales</u>