### 3.3 V ECL ÷2, ÷4, ÷8 Clock Generation Chip

### MC100LVEL34

#### Description

The MC100LVEL34 is a low skew  $\div 2$ ,  $\div 4$ ,  $\div 8$  clock generation chip designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned. The V<sub>BB</sub> pin, an internally generated voltage supply, is available to this device only. For single–ended input conditions, the unused differential input is connected to V<sub>BB</sub> as a switching reference voltage. V<sub>BB</sub> may also rebias AC coupled inputs. When used, decouple V<sub>BB</sub> and V<sub>CC</sub> via a 0.01 µF capacitor and limit current sourcing or sinking to 0.5 mA. When not used, V<sub>BB</sub> should be left open.

The common enable  $(\overline{EN})$  is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. An internal runt pulse could lead to losing synchronization between the internal divider stages. The internal enable flip-flop is clocked on the falling edge of the input clock; therefore, all associated specification limits are referenced to the negative edge of the clock input.

Upon start-up, the internal flip-flops will attain a random state; the master reset (MR) input allows for the synchronization of the internal dividers, as well as multiple LVEL34s in a system.

#### Features

- 50 ps Typical Output-to-Output Skew
- Synchronous Enable/Disable
- Master Reset for Synchronization
- 1.5 GHz Toggle Frequency
- The 100 Series Contains Temperature Compensation.
- PECL Mode Operating Range: V<sub>CC</sub> = 3.0 V to 3.8 V with V<sub>EE</sub> = 0 V
- NECL Mode Operating Range:  $V_{CC} = 0 V$  with  $V_{EE} = -3.0 V$  to -3.8 V
- Open Input Default State
- LVDS Input Compatible
- These Devices are Pb-Free, Halogen Free and are RoHS Compliant



#### **ON Semiconductor®**

www.onsemi.com



#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 7 of this data sheet.



Warning: All  $V_{CC}$  and  $V_{EE}$  pins must be externally connected to Power Supply to guarantee proper operation.



#### **Table 1. PIN DESCRIPTION**

| PIN                 | FUNCTION                 |
|---------------------|--------------------------|
| CLK*, <u>CLK</u> ** | ECL Diff Clock Inputs    |
| EN*                 | ECL Sync Enable          |
| MR*                 | ECL Master Reset         |
| Q0, <u>Q0</u>       | ECL Diff ÷2 Outputs      |
| Q1, <u>Q1</u>       | ECL Diff ÷4 Outputs      |
| Q2, <u>Q2</u>       | ECL Diff ÷8 Outputs      |
| V <sub>BB</sub>     | Reference Voltage Output |
| V <sub>CC</sub>     | Positive Supply          |
| V <sub>EE</sub>     | Negative Supply          |
| NC                  | No Connect               |

\* Pins will default LOW when left open.

\*\*\*Pins will default to  $V_{CC}/2$  when left open.

#### Table 2. FUNCTION TABLE

| CLK | EN | MR  | FUNCTION               |
|-----|----|-----|------------------------|
| Z   | L  | LLH | Divide                 |
| ZZ  | H  |     | Hold Q <sub>0-3</sub>  |
| X   | X  |     | Reset Q <sub>0-3</sub> |

Z = Low-to-High Transition ZZ = High-to-Low Transition

#### **Table 3. ATTRIBUTES**

| Characteristics                                                             | Value                       |
|-----------------------------------------------------------------------------|-----------------------------|
| Internal Input Pulldown Resistor                                            | 75 kΩ                       |
| Internal Input Pullup Resistor                                              | 37.5 kΩ                     |
| ESD Protection<br>Human Body Model<br>Machine Model<br>Charged Device Model | > 2 kV<br>> 200 V<br>> 2 kV |
| Moisture Sensitivity, Indefinite Time Out of Drypack (Note 1)               | Pb-Free Pkg                 |
| SOIC-16<br>TSSOP-16                                                         | Level 1<br>Level 1          |
| Flammability Rating<br>Oxygen Index: 28 to 34                               | UL 94 V-0 @ 0.125 in        |
| Transistor Count                                                            | 210 Devices                 |
| Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test                      |                             |

1. For additional information, see Application Note AND8003/D.

#### **Table 4. MAXIMUM RATINGS**

| Symbol               | Parameter                                          | Condition 1                                    | Condition 2                                                           | Rating      | Unit         |
|----------------------|----------------------------------------------------|------------------------------------------------|-----------------------------------------------------------------------|-------------|--------------|
| $V_{CC}$             | PECL Mode Power Supply                             | V <sub>EE</sub> = 0 V                          |                                                                       | 6           | V            |
| $V_{EE}$             | NECL Mode Power Supply                             | $V_{CC} = 0 V$                                 |                                                                       | -6          | V            |
| VI                   | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $\begin{array}{l} V_{I} \leq V_{CC} \\ V_{I} \geq V_{EE} \end{array}$ | 6<br>-6     | V<br>V       |
| l <sub>out</sub>     | Output Current                                     | Continuous<br>Surge                            |                                                                       | 50<br>100   | mA<br>mA     |
| I <sub>BB</sub>      | V <sub>BB</sub> Sink/Source                        |                                                |                                                                       | ± 0.5       | mA           |
| T <sub>A</sub>       | Operating Temperature Range                        |                                                |                                                                       | -40 to +85  | °C           |
| T <sub>stg</sub>     | Storage Temperature Range                          |                                                |                                                                       | -65 to +150 | °C           |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                             | SOIC-16<br>SOIC-16                                                    | 100<br>60   | °C/W<br>°C/W |
| $\theta_{JC}$        | Thermal Resistance (Junction-to-Case)              | Standard Board                                 | SOIC-16                                                               | 33 to 36    | °C/W         |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                             | TSSOP-16<br>TSSOP-16                                                  | 138<br>108  | °C/W<br>°C/W |
| $\theta_{\text{JC}}$ | Thermal Resistance (Junction-to-Case)              | Standard Board                                 | TSSOP-16                                                              | 33 to 36    | °C/W         |
| T <sub>sol</sub>     | Wave Solder                                        |                                                |                                                                       | 265         | °C           |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### Table 5. 100LVEL DC CHARACTERISTICS, PECL ( $V_{CC}$ = 3.3 V, $V_{EE}$ = 0 V (Note 2))

|                 |                                                                               |      | <b>−40°C</b> |      |             | 25°C |      |             | 85°C |      |      |  |
|-----------------|-------------------------------------------------------------------------------|------|--------------|------|-------------|------|------|-------------|------|------|------|--|
| Symbol          | Characteristic                                                                |      | Тур          | Max  | Min         | Тур  | Max  | Min         | Тур  | Max  | Unit |  |
| I <sub>EE</sub> | Power Supply Current                                                          | 40   | 50           | 60   | 40          | 50   | 60   | 42          | 52   | 62   | mA   |  |
| V <sub>OH</sub> | Output HIGH Voltage (Note 3)                                                  | 2155 | 2280         | 2405 | 2155        | 2280 | 2405 | 2155        | 2280 | 2405 | mV   |  |
| V <sub>OL</sub> | Output LOW Voltage (Note 3)                                                   |      | 1570         | 1725 | 1305        | 1570 | 1725 | 1305        | 1570 | 1725 | mV   |  |
| V <sub>IH</sub> | Input HIGH Voltage (Single-Ended)                                             |      |              | 2420 | 2075        |      | 2420 | 2075        |      | 2420 | mV   |  |
| VIL             | Input LOW Voltage (Single-Ended)                                              |      |              | 1675 | 1305        |      | 1675 | 1305        |      | 1675 | mV   |  |
| V <sub>BB</sub> | Output Voltage Reference                                                      | 1775 | 1875         | 1975 | 1775        | 1875 | 1975 | 1775        | 1875 | 1975 | mV   |  |
| VIHCMR          | Input HIGH Voltage Common Mode<br>Range (Differential Configuration) (Note 4) | 1.2  |              | 3.3  | 1.2         |      | 3.3  | 1.2         |      | 3.3  | V    |  |
| I <sub>IH</sub> | Input HIGH Current                                                            |      |              | 150  |             |      | 150  |             |      | 150  | μA   |  |
| IIL             | Input LOW Current<br>D<br>D                                                   |      |              |      | 0.5<br>-150 |      |      | 0.5<br>-150 |      |      | μΑ   |  |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary +0.925 V to -0.5 V.
 All loading with 50 Ω to V<sub>CC</sub> - 2.0 V.
 V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal.

|                 |                                                                                  |                 | <b>−40°C</b>          |       | 25°C        |       |                         | 85°C        |       |                 |       |     |   |
|-----------------|----------------------------------------------------------------------------------|-----------------|-----------------------|-------|-------------|-------|-------------------------|-------------|-------|-----------------|-------|-----|---|
| Symbol          | Characteristic                                                                   | Min             | Тур                   | Max   | Min         | Тур   | Max                     | Min         | Тур   | Max             | Unit  |     |   |
| I <sub>EE</sub> | Power Supply Current                                                             | 23              | 30                    | 40    | 23          | 30    | 40                      | 23          | 30    | 40              | mA    |     |   |
| I <sub>EE</sub> | Power Supply Current                                                             | 40              | 50                    | 60    | 40          | 50    | 60                      | 42          | 52    | 62              | mA    |     |   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 6)                                                     | -1145           | -1020                 | -895  | -1145       | -1020 | -895                    | -1145       | -1020 | -895            | mV    |     |   |
| V <sub>OL</sub> | Output LOW Voltage (Note 6)                                                      | -1995           | -1995 -1700           |       | -1995       | -1700 | -1575                   | -1995       | -1700 | -1575           | mV    |     |   |
| VIH             | Input HIGH Voltage (Single-Ended)                                                | -1225           |                       | -880  | -1225       |       | -880                    | -1225       |       | -880            | mV    |     |   |
| V <sub>IL</sub> | Input LOW Voltage (Single-Ended)                                                 | -1995           |                       | -1625 | -1995       |       | -1625                   | -1995       |       | -1625           | mV    |     |   |
| $V_{BB}$        | Output Voltage Reference                                                         | -1525           | -1425                 | -1325 | -1525       | -1425 | -1325                   | -1525       | -1425 | -1325           | mV    |     |   |
| VIHCMR          | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 7) | V <sub>EE</sub> | V <sub>EE</sub> + 1.2 |       | + 1.2 0.0   |       | 0 V <sub>EE</sub> + 1.2 |             | 0.0   | V <sub>EE</sub> | + 1.2 | 0.0 | V |
| I <sub>IH</sub> | Input HIGH Current                                                               | 1               |                       |       |             |       | 150                     |             |       | 150             | μA    |     |   |
| IIL             | Input LOW Current<br>D<br>D                                                      | 0.5<br>-150     |                       |       | 0.5<br>-150 |       |                         | 0.5<br>-150 |       |                 | μΑ    |     |   |

#### Table 6. 100LVEL DC CHARACTERISTICS, NECL (V<sub>CC</sub> = 0 V, V<sub>EE</sub> = -3.8 V to -3.0 V (Note 5))

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

5. Input and output parameters vary 1:1 with  $V_{CC}$ .

6. All loading with 50  $\Omega$  to V<sub>CC</sub> – 2.0 V.

7. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal.

#### Table 7. AC CHARACTERISTICS $V_{CC} = 0 V$ ; $V_{EE} = -3.0 V$ to -5.5 V or $V_{CC} = 3.0 V$ to 5.5 V; $V_{EE} = 0 V$ (Note 8)

|                                      |                                                             |     | <b>−40°C</b> |              |            | 25°C       |              |            | 85°C       |              |      |  |
|--------------------------------------|-------------------------------------------------------------|-----|--------------|--------------|------------|------------|--------------|------------|------------|--------------|------|--|
| Symbol                               | Characteristic                                              | Min | Тур          | Max          | Min        | Тур        | Max          | Min        | Тур        | Max          | Unit |  |
| f <sub>max</sub>                     | Maximum Toggle Frequency (Figure 4)                         | 1.5 |              |              | 1.5        |            |              | 1.5        |            |              | GHz  |  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay to Output<br>CLK to Q0, Q1, Q2<br>MR to Q |     | 650<br>600   | 1000<br>1000 | 600<br>550 | 700<br>650 | 1000<br>1000 | 650<br>600 | 750<br>700 | 1000<br>1000 | ps   |  |
| t <sub>JITTER</sub>                  | Cycle-to-Cycle Jitter (Figure 4)                            |     | < 1          |              |            | < 1        |              |            | < 1        |              | ps   |  |
| t <sub>S</sub>                       | Setup Time EN                                               | 150 | 50           |              | 150        | 50         |              | 150        | 50         |              | ps   |  |
| t <sub>H</sub>                       | Hold Time EN                                                | 200 | 100          |              | 200        | 100        |              | 200        | 100        |              | ps   |  |
| t <sub>RR</sub>                      | Set/Reset Recovery                                          | 300 | 200          |              | 300        | 200        |              | 300        | 200        |              | ps   |  |
| V <sub>PP</sub>                      | Input Swing (Note 9)                                        |     |              | 1000         | 150        |            | 1000         | 150        |            | 1000         | mV   |  |
| t <sub>r</sub><br>t <sub>f</sub>     | Output Rise/Fall Times Q (20% - 80%)                        | 120 | 170          | 400          | 140        | 180        | 400          | 160        | 200        | 400          | ps   |  |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

8. Measured using a 750 mV source, 50% duty cycle clock source. All loading with 50  $\Omega$  to VCC – 2.0 V.

9. VPP(min) is minimum input swing for which AC parameters guaranteed. The device has a DC gain of  $\approx$  40.

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

There are two distinct functional relationships between the Master Reset and Clock:



CASE 2: If the MR is Deasserted (H–L), after the Clock has Transitioned Low, the Outputs will Follow the Third Ensuing Clock Rising Edge

#### Figure 2. Timing Diagrams

The  $\overline{EN}$  signal will "freeze" the internal divider flip-flops on the first falling edge of CLK after its assertion. The internal divider flip-flops will maintain their state during the freeze. When  $\overline{EN}$  is deasserted (LOW), and after the next falling edge of CLK, then the internal divider flip-flops will "unfreeze" and continue to their next state count with proper phase relationships.



#### Figure 3. Reset Recovery Time



Figure 5. Typical Termination for Output Driver and Device Evaluation (See Application Note <u>AND8020/D</u> – Termination of ECL Logic Devices.)

#### **ORDERING INFORMATION**

| Device           | Package               | Shipping $^{\dagger}$ |
|------------------|-----------------------|-----------------------|
| MC100LVEL34DR2G  | SOIC-16<br>(Pb-Free)  | 2500 / Tape & Reel    |
| MC100LVEL34DTG   | TSSOP-16<br>(Pb-Free) | 96 Units / Rail       |
| MC100LVEL34DTR2G | TSSOP-16<br>(Pb-Free) | 2500 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### **Resource Reference of Application Notes**

| AN1405/D  | - | ECL Clock Distribution Techniques           |
|-----------|---|---------------------------------------------|
| AN1406/D  | - | Designing with PECL (ECL at +5.0 V)         |
| AN1503/D  | - | ECLinPS <sup>™</sup> I/O SPiCE Modeling Kit |
| AN1504/D  | - | Metastability and the ECLinPS Family        |
| AN1568/D  | - | Interfacing Between LVDS and ECL            |
| AN1672/D  | - | The ECL Translator Guide                    |
| AND8001/D | - | Odd Number Counters Design                  |
| AND8002/D | - | Marking and Date Codes                      |
| AND8020/D | - | Termination of ECL Logic Devices            |
| AND8066/D | - | Interfacing with ECLinPS                    |

AND8090/D - AC Characteristics of ECL Devices

ECLinPS is a trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.

# . esteric

SOIC-16 9.90x3.90x1.50 1.27P CASE 751B ISSUE L

#### DATE 29 MAY 2024

DURSEM

NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2018.
- 2. DIMENSION IN MILLIMETERS. ANGLE IN DEGREES.
- 3. DIMENSIONS D AND E1 DO NOT INCLUDE MOLD PROTRUSION.
- 4. MAXIMUM MOLD PROTRUSION 0.15mm PER SIDE.
- DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127mm TOTAL IN EXCESS OF THE b DIMENSION AT MAXIMUM MATERIAL CONDITION.







| DIM     | MIN      | NOM      | MAX      |  |  |  |  |  |  |
|---------|----------|----------|----------|--|--|--|--|--|--|
| A       | 1.35     | 1.55     | 1.75     |  |  |  |  |  |  |
| A1      | 0.00     | 0.05     | 0.10     |  |  |  |  |  |  |
| A2      | 1.35     | 1.50     | 1.65     |  |  |  |  |  |  |
| b       | 0.35     | 0.42     | 0.49     |  |  |  |  |  |  |
| с       | 0.19     | 0.22     | 0.25     |  |  |  |  |  |  |
| D       |          | 9.90 BSC |          |  |  |  |  |  |  |
| E       |          | 6.00 BSC |          |  |  |  |  |  |  |
| E1      |          | 3.90 BSC |          |  |  |  |  |  |  |
| е       | 1.27 BSC |          |          |  |  |  |  |  |  |
| h       | 0.25     |          | 0.50     |  |  |  |  |  |  |
| L       | 0.40     | 0.83     | 1.25     |  |  |  |  |  |  |
| L1      |          | 1.05 REF |          |  |  |  |  |  |  |
| Θ       | 0.       |          | 7'       |  |  |  |  |  |  |
| TOLERAN | CE OF FC | RM AND   | POSITION |  |  |  |  |  |  |
| aaa     |          | 0.10     |          |  |  |  |  |  |  |
| bbb     |          | 0.20     |          |  |  |  |  |  |  |
| ccc     |          | 0.10     |          |  |  |  |  |  |  |
| ddd     |          | 0.25     |          |  |  |  |  |  |  |
| eee     |          | 0.10     |          |  |  |  |  |  |  |
|         |          |          |          |  |  |  |  |  |  |

MILLIMETERS



| DOCUMENT NUMBER: | 98ASB42566B              | BASB42566B         Electronic versions are uncontrolled except when accessed directly from the Document R           Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |  |  |  |  |  |
|------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| DESCRIPTION:     | SOIC-16 9.90X3.90X1.50 1 | OIC-16 9.90X3.90X1.50 1.27P                                                                                                                                                                         |  |  |  |  |  |  |
|                  |                          |                                                                                                                                                                                                     |  |  |  |  |  |  |

onsemi and OTISETTIL are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights of others.

## onsemi

#### SOIC-16 9.90x3.90x1.50 1.27P CASE 751B ISSUE L

DATE 29 MAY 2024

#### GENERIC MARKING DIAGRAM\*

| 16 | F | A  | H   | A   | H   | A  | A  | A |   |
|----|---|----|-----|-----|-----|----|----|---|---|
|    |   | XX |     |     |     |    |    |   |   |
|    |   | XX | XX) | XX  | XX) | XX | XX | X |   |
|    | 0 |    | A١  | WL. | ΥW  | W  |    |   |   |
| 1  | Ŧ | H  | H   | H   | H   | H  | H  | Ŧ | I |

XXXXX = Specific Device Code

A = Assembly Location

- WL = Wafer Lot
- Y = Year
- WW = Work Week
- G = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| STYLE 1: |               | STYLE 2: |               | STYLE 3: |                     | STYLE 4: |                   |
|----------|---------------|----------|---------------|----------|---------------------|----------|-------------------|
| PIN 1.   | COLLECTOR     | PIN 1.   | CATHODE       | PIN 1.   |                     | PIN 1.   | COLLECTOR, DYE #1 |
| 2.       | BASE          | 2.       | ANODE         | 2.       | BASE, #1            | 2.       |                   |
| 3.       | EMITTER       | 3.       | NO CONNECTION | 3.       | EMITTER, #1         | 3.       |                   |
| 4.       | NO CONNECTION | 4.       | CATHODE       | 4.       |                     | 4.       |                   |
| 5.       | EMITTER       | 5.       | CATHODE       | 5.       | COLLECTOR, #2       | 5.       |                   |
| 6.       | BASE          | 6.       | NO CONNECTION | 6.       | BASE, #2            | 6.       |                   |
| 7.       | COLLECTOR     | 7.       | ANODE         | 7.       | EMITTER, #2         | 7.       |                   |
| 8.       | COLLECTOR     | 8.       | CATHODE       | 8.       | COLLECTOR, #2       | 8.       | COLLECTOR, #4     |
| 9.       | BASE          | 9.       | CATHODE       | 9.       | COLLECTOR, #3       | 9.       | BASE, #4          |
| 10.      | EMITTER       | 10.      | ANODE         | 10.      | BASE, #3            | 10.      | EMITTER, #4       |
| 11.      | NO CONNECTION | 11.      | NO CONNECTION | 11.      | EMITTER, #3         | 11.      | BASE, #3          |
| 12.      | EMITTER       | 12.      | CATHODE       | 12.      | COLLECTOR, #3       | 12.      | EMITTER, #3       |
| 13.      | BASE          | 13.      | CATHODE       | 13.      | COLLECTOR, #4       | 13.      | BASE, #2          |
| 14.      | COLLECTOR     | 14.      | NO CONNECTION | 14.      | BASE, #4            | 14.      | EMITTER, #2       |
| 15.      | EMITTER       | 15.      | ANODE         | 15.      | EMITTER, #4         | 15.      | BASE, #1          |
| 16.      | COLLECTOR     | 16.      | CATHODE       | 16.      | COLLECTOR, #4       | 16.      | EMITTER, #1       |
|          |               |          |               |          |                     |          |                   |
| STYLE 5: |               | STYLE 6: |               | STYLE 7: |                     |          |                   |
| PIN 1.   | DRAIN, DYE #1 | PIN 1.   | CATHODE       | PIN 1.   | SOURCE N-CH         |          |                   |
| 2.       | DRAIN, #1     | 2.       | CATHODE       | 2.       | COMMON DRAIN (OUTPU | T)       |                   |
| 3.       | DRAIN, #2     | 3.       | CATHODE       | 3.       | COMMON DRAIN (OUTPU | T)       |                   |
| 4.       | DRAIN, #2     | 4.       | CATHODE       | 4.       | GATE P-CH           |          |                   |
| 5.       | DRAIN, #3     | 5.       | CATHODE       | 5.       | COMMON DRAIN (OUTPU | Τ)       |                   |
| 6.       | DRAIN, #3     | 6.       | CATHODE       | 6.       | COMMON DRAIN (OUTPU | T)       |                   |
| 7.       | DRAIN, #4     | 7.       | CATHODE       | 7.       | COMMON DRAIN (OUTPU | T)       |                   |
| 8.       | DRAIN, #4     | 8.       | CATHODE       | 8.       | SOURCE P-CH         |          |                   |
| 9.       | GATE, #4      | 9.       | ANODE         | 9.       | SOURCE P-CH         |          |                   |
| 10.      | SOURCE, #4    | 10.      | ANODE         | 10.      | COMMON DRAIN (OUTPU | Τ)       |                   |
| 11.      | GATE, #3      | 11.      | ANODE         | 11.      | COMMON DRAIN (OUTPU | T)       |                   |
| 12.      | SOURCE, #3    | 12.      | ANODE         | 12.      |                     | Τ)       |                   |
| 13.      | GATE, #2      |          | ANODE         | 13.      |                     |          |                   |
| 14.      | SOURCE, #2    | 14.      | ANODE         | 14.      |                     |          |                   |
| 15.      | GATE, #1      | 15.      | ANODE         | 15.      | COMMON DRAIN (OUTPU | T)       |                   |
| 16.      | SOURCE, #1    | 16.      | ANODE         | 16.      | SOURCE N-CH         |          |                   |

| DOCUMENT NUMBER:                                                                                                                                                         | 98ASB42566B Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|--|--|
| DESCRIPTION:                                                                                                                                                             | SOIC-16 9.90X3.90X1.50 1                                                                                                                                                                      | PAGE 2 OF 2 |  |  |  |  |  |
| onsemi and ONSEMi are trademarks of Semiconductor Components Industries. LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves |                                                                                                                                                                                               |             |  |  |  |  |  |

the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights of others.

#### MECHANICAL CASE OUTLINE PACKAGE DIMENSIONS

## onsemí



\*For additional information on our Pb-Free strategy and soldering details, please download the **onsemi** Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

 
 DOCUMENT NUMBER:
 98ASH70247A
 Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.

 DESCRIPTION:
 TSSOP-16
 PAGE 1 OF 1

 onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent\_Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or indental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification. Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs,

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

Technical Library: www.onsemi.com/design/resources/technical-documentation onsemi Website: www.onsemi.com

ONLINE SUPPORT: <u>www.onsemi.com/support</u> For additional information, please contact your local Sales Representative at <u>www.onsemi.com/support/sales</u>